2019-09-05 23:15:53 -04:00
|
|
|
/* ESP32S2Beta Linker Script Memory Layout
|
2019-05-09 23:34:06 -04:00
|
|
|
|
|
|
|
This file describes the memory layout (memory blocks) as virtual
|
|
|
|
memory addresses.
|
|
|
|
|
|
|
|
esp32.common.ld contains output sections to link compiler output
|
|
|
|
into these memory blocks.
|
|
|
|
|
|
|
|
***
|
|
|
|
|
|
|
|
This linker script is passed through the C preprocessor to include
|
|
|
|
configuration options.
|
|
|
|
|
|
|
|
Please use preprocessor features sparingly! Restrict
|
|
|
|
to simple macros with numeric values, and/or #if/#endif blocks.
|
|
|
|
*/
|
|
|
|
#include "sdkconfig.h"
|
|
|
|
|
2019-09-05 23:15:53 -04:00
|
|
|
|
|
|
|
#ifdef CONFIG_ESP32S2_INSTRUCTION_CACHE_8KB
|
|
|
|
#define CONFIG_ESP32S2_INSTRUCTION_CACHE_SIZE 0x2000
|
|
|
|
#else
|
|
|
|
#define CONFIG_ESP32S2_INSTRUCTION_CACHE_SIZE 0x4000
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#ifdef CONFIG_ESP32S2_DATA_CACHE_0KB
|
|
|
|
#define CONFIG_ESP32S2_DATA_CACHE_SIZE 0
|
|
|
|
#elif defined CONFIG_ESP32S2_DATA_CACHE_8KB
|
|
|
|
#define CONFIG_ESP32S2_DATA_CACHE_SIZE 0x2000
|
|
|
|
#else
|
|
|
|
#define CONFIG_ESP32S2_DATA_CACHE_SIZE 0x4000
|
2019-05-09 23:34:06 -04:00
|
|
|
#endif
|
|
|
|
|
2019-09-05 23:15:53 -04:00
|
|
|
#define RAM_IRAM_START 0x40020000
|
|
|
|
#define RAM_DRAM_START 0x3FFB0000
|
|
|
|
#define DATA_RAM_END 0x3FFF2000 /* start address of bootloader */
|
|
|
|
|
|
|
|
#define IRAM_ORG (RAM_IRAM_START + CONFIG_ESP32S2_INSTRUCTION_CACHE_SIZE \
|
|
|
|
+ CONFIG_ESP32S2_DATA_CACHE_SIZE)
|
|
|
|
#define IRAM_SIZE 0x18000
|
|
|
|
|
|
|
|
#define DRAM_ORG (RAM_DRAM_START + CONFIG_ESP32S2_INSTRUCTION_CACHE_SIZE \
|
|
|
|
+ CONFIG_ESP32S2_DATA_CACHE_SIZE \
|
|
|
|
+ IRAM_SIZE)
|
|
|
|
#define DRAM_SIZE DATA_RAM_END - DRAM_ORG
|
|
|
|
|
2019-05-09 23:34:06 -04:00
|
|
|
MEMORY
|
|
|
|
{
|
|
|
|
/* All these values assume the flash cache is on, and have the blocks this uses subtracted from the length
|
|
|
|
of the various regions. The 'data access port' dram/drom regions map to the same iram/irom regions but
|
|
|
|
are connected to the data port of the CPU and eg allow bytewise access. */
|
|
|
|
|
2019-09-05 23:15:53 -04:00
|
|
|
/* IRAM for CPU.*/
|
|
|
|
iram0_0_seg (RX) : org = IRAM_ORG, len = IRAM_SIZE
|
2019-05-09 23:34:06 -04:00
|
|
|
|
|
|
|
/* Even though the segment name is iram, it is actually mapped to flash
|
|
|
|
*/
|
2019-09-02 01:45:18 -04:00
|
|
|
iram0_2_seg (RX) : org = 0x40080020, len = 0xb80000-0x20
|
2019-05-09 23:34:06 -04:00
|
|
|
|
|
|
|
/*
|
2019-09-02 01:45:18 -04:00
|
|
|
(0x20 offset above is a convenience for the app binary image generation.
|
|
|
|
Flash cache has 64KB pages. The .bin file which is flashed to the chip
|
|
|
|
has a 0x18 byte file header, and each segment has a 0x08 byte segment
|
|
|
|
header. Setting this offset makes it simple to meet the flash cache MMU's
|
|
|
|
constraint that (paddr % 64KB == vaddr % 64KB).)
|
2019-05-09 23:34:06 -04:00
|
|
|
*/
|
|
|
|
|
|
|
|
|
2019-09-05 23:15:53 -04:00
|
|
|
/* Shared data RAM, excluding memory reserved for bootloader and ROM bss/data/stack.
|
2019-05-09 23:34:06 -04:00
|
|
|
|
|
|
|
Enabling Bluetooth & Trace Memory features in menuconfig will decrease
|
|
|
|
the amount of RAM available.
|
|
|
|
*/
|
2019-09-05 23:15:53 -04:00
|
|
|
dram0_0_seg (RW) : org = DRAM_ORG, len = DRAM_SIZE
|
2019-05-09 23:34:06 -04:00
|
|
|
|
|
|
|
/* Flash mapped constant data */
|
2019-09-02 01:45:18 -04:00
|
|
|
drom0_0_seg (R) : org = 0x3F000020, len = 0x3f0000-0x20
|
2019-05-09 23:34:06 -04:00
|
|
|
|
2019-09-02 01:45:18 -04:00
|
|
|
/* (See iram0_2_seg for meaning of 0x20 offset in the above.) */
|
2019-05-09 23:34:06 -04:00
|
|
|
|
|
|
|
/* RTC fast memory (executable). Persists over deep sleep.
|
|
|
|
*/
|
|
|
|
rtc_iram_seg(RWX) : org = 0x40070000, len = 0x2000
|
|
|
|
|
|
|
|
/* RTC slow memory (data accessible). Persists over deep sleep.
|
|
|
|
|
|
|
|
Start of RTC slow memory is reserved for ULP co-processor code + data, if enabled.
|
|
|
|
*/
|
2019-06-10 03:07:12 -04:00
|
|
|
rtc_slow_seg(RW) : org = 0x50000000 + CONFIG_ESP32S2_ULP_COPROC_RESERVE_MEM,
|
2019-08-18 02:23:57 -04:00
|
|
|
len = 0x2000 - CONFIG_ESP32S2_ULP_COPROC_RESERVE_MEM
|
2019-07-07 21:16:06 -04:00
|
|
|
|
2019-08-18 02:23:57 -04:00
|
|
|
/* RTC fast memory (same block as above), viewed from data bus */
|
|
|
|
rtc_data_seg(RW) : org = 0x3ff9e000, len = 0x2000
|
2019-05-09 23:34:06 -04:00
|
|
|
}
|
|
|
|
|
2019-06-10 00:08:08 -04:00
|
|
|
_static_data_end = _bss_end;
|
|
|
|
|
2019-07-24 13:20:11 -04:00
|
|
|
/* Heap ends at top of dram0_0_seg
|
|
|
|
ROM data mappings start from 0x3FFFC000,
|
|
|
|
0x3FFF4000...0x3FFFC000 can be reserved for trace memory mapping
|
|
|
|
*/
|
|
|
|
_heap_end = 0x3FFFC000 - CONFIG_ESP32S2_TRACEMEM_RESERVE_DRAM;
|
2019-06-10 03:07:12 -04:00
|
|
|
|
|
|
|
_data_seg_org = ORIGIN(rtc_data_seg);
|
2019-07-07 21:16:06 -04:00
|
|
|
|
|
|
|
/* The lines below define location alias for .rtc.data section based on Kconfig option.
|
|
|
|
When the option is not defined then use slow memory segment
|
|
|
|
else the data will be placed in fast memory segment
|
|
|
|
TODO: check whether the rtc_data_location is correct for esp32s2beta - IDF-761 */
|
|
|
|
#ifndef CONFIG_ESP32_RTCDATA_IN_FAST_MEM
|
|
|
|
REGION_ALIAS("rtc_data_location", rtc_slow_seg );
|
|
|
|
#else
|
|
|
|
REGION_ALIAS("rtc_data_location", rtc_data_seg );
|
|
|
|
#endif
|