2020-01-18 21:02:21 -05:00
|
|
|
// Copyright 2020 Espressif Systems (Shanghai) PTE LTD
|
|
|
|
//
|
|
|
|
// Licensed under the Apache License, Version 2.0 (the "License");
|
|
|
|
// you may not use this file except in compliance with the License.
|
|
|
|
// You may obtain a copy of the License at
|
|
|
|
|
|
|
|
// http://www.apache.org/licenses/LICENSE-2.0
|
|
|
|
//
|
|
|
|
// Unless required by applicable law or agreed to in writing, software
|
|
|
|
// distributed under the License is distributed on an "AS IS" BASIS,
|
|
|
|
// WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
|
|
|
|
// See the License for the specific language governing permissions and
|
|
|
|
// limitations under the License.
|
|
|
|
|
|
|
|
#pragma once
|
|
|
|
|
|
|
|
#include <stdint.h>
|
|
|
|
#include <stdbool.h>
|
|
|
|
|
|
|
|
#include "esp_err.h"
|
|
|
|
|
2020-09-09 22:37:58 -04:00
|
|
|
#include "soc/soc_caps.h"
|
2020-01-18 21:02:21 -05:00
|
|
|
#include "hal/cpu_types.h"
|
|
|
|
#include "hal/cpu_ll.h"
|
|
|
|
|
|
|
|
#ifdef __cplusplus
|
|
|
|
extern "C" {
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/**
|
|
|
|
* Return the ID of the core currently executing this code.
|
|
|
|
*
|
|
|
|
* @return core id [0..SOC_CPU_CORES_NUM - 1]
|
|
|
|
*/
|
|
|
|
#define cpu_hal_get_core_id() cpu_ll_get_core_id()
|
|
|
|
|
|
|
|
/**
|
|
|
|
* Get the current value of the stack pointer.
|
|
|
|
*
|
|
|
|
* @return the current stack pointer
|
|
|
|
*/
|
|
|
|
#define cpu_hal_get_sp() cpu_ll_get_sp()
|
|
|
|
|
|
|
|
/**
|
|
|
|
* Get the current value of the internal counter that increments
|
|
|
|
* every processor-clock cycle.
|
|
|
|
*
|
|
|
|
* @return cycle count; returns 0 if not supported
|
|
|
|
*/
|
|
|
|
#define cpu_hal_get_cycle_count() cpu_ll_get_cycle_count()
|
|
|
|
|
2021-01-11 08:03:45 -05:00
|
|
|
/**
|
|
|
|
* Set the given value into the internal counter that increments
|
|
|
|
* every processor-clock cycle.
|
|
|
|
*/
|
|
|
|
#define cpu_hal_set_cycle_count(val) cpu_ll_set_cycle_count(val)
|
|
|
|
|
2020-01-18 21:02:21 -05:00
|
|
|
/**
|
|
|
|
* Check if some form of debugger is attached to CPU.
|
|
|
|
*
|
|
|
|
* @return true debugger is attached
|
|
|
|
* @return false no debugger is attached/ no support for debuggers
|
|
|
|
*/
|
|
|
|
#define cpu_hal_is_debugger_attached() cpu_ll_is_debugger_attached()
|
|
|
|
|
|
|
|
/**
|
|
|
|
* Init HW loop status.
|
|
|
|
*/
|
|
|
|
#define cpu_hal_init_hwloop() cpu_ll_init_hwloop()
|
|
|
|
|
|
|
|
/**
|
|
|
|
* Trigger a call to debugger.
|
|
|
|
*/
|
|
|
|
#define cpu_hal_break() cpu_ll_break()
|
|
|
|
|
2020-12-03 21:19:39 -05:00
|
|
|
/**
|
|
|
|
* Wait for interrupt.
|
|
|
|
*/
|
|
|
|
#define cpu_hal_waiti() cpu_ll_waiti()
|
|
|
|
|
2020-02-03 01:58:19 -05:00
|
|
|
#if SOC_CPU_BREAKPOINTS_NUM > 0
|
|
|
|
|
2020-01-18 21:02:21 -05:00
|
|
|
/**
|
|
|
|
* Set and enable breakpoint at an instruction address.
|
|
|
|
*
|
|
|
|
* @note Overwrites previously set breakpoint with same breakpoint ID.
|
|
|
|
*
|
2020-02-03 01:58:19 -05:00
|
|
|
* @param id breakpoint to set [0..SOC_CPU_BREAKPOINTS_NUM - 1]
|
2020-01-18 21:02:21 -05:00
|
|
|
* @param addr address to set a breakpoint on
|
|
|
|
*/
|
2020-02-20 22:27:14 -05:00
|
|
|
void cpu_hal_set_breakpoint(int id, const void* addr);
|
2020-01-18 21:02:21 -05:00
|
|
|
|
|
|
|
/**
|
|
|
|
* Clear and disable breakpoint.
|
|
|
|
*
|
2020-02-03 01:58:19 -05:00
|
|
|
* @param id breakpoint to clear [0..SOC_CPU_BREAKPOINTS_NUM - 1]
|
2020-01-18 21:02:21 -05:00
|
|
|
*/
|
2020-02-20 22:27:14 -05:00
|
|
|
void cpu_hal_clear_breakpoint(int id);
|
2020-01-18 21:02:21 -05:00
|
|
|
|
2020-02-03 01:58:19 -05:00
|
|
|
#endif // SOC_CPU_BREAKPOINTS_NUM > 0
|
|
|
|
|
|
|
|
#if SOC_CPU_WATCHPOINTS_NUM > 0
|
|
|
|
|
2020-01-18 21:02:21 -05:00
|
|
|
/**
|
|
|
|
* Set and enable a watchpoint, specifying the memory range and trigger operation.
|
|
|
|
*
|
2020-02-03 01:58:19 -05:00
|
|
|
* @param id watchpoint to set [0..SOC_CPU_WATCHPOINTS_NUM - 1]
|
2020-01-18 21:02:21 -05:00
|
|
|
* @param addr starting address
|
|
|
|
* @param size number of bytes from starting address to watch
|
|
|
|
* @param trigger operation on specified memory range that triggers the watchpoint (read, write, read/write)
|
|
|
|
*/
|
2020-02-20 22:27:14 -05:00
|
|
|
void cpu_hal_set_watchpoint(int id, const void* addr, size_t size, watchpoint_trigger_t trigger);
|
2020-01-18 21:02:21 -05:00
|
|
|
|
|
|
|
/**
|
|
|
|
* Clear and disable watchpoint.
|
|
|
|
*
|
2020-02-03 01:58:19 -05:00
|
|
|
* @param id watchpoint to clear [0..SOC_CPU_WATCHPOINTS_NUM - 1]
|
2020-01-18 21:02:21 -05:00
|
|
|
*/
|
2020-02-20 22:27:14 -05:00
|
|
|
void cpu_hal_clear_watchpoint(int id);
|
2020-01-18 21:02:21 -05:00
|
|
|
|
2020-02-03 01:58:19 -05:00
|
|
|
#endif // SOC_CPU_WATCHPOINTS_NUM > 0
|
|
|
|
|
2020-03-05 22:08:10 -05:00
|
|
|
/**
|
|
|
|
* Set exception vector table base address.
|
|
|
|
*
|
|
|
|
* @param base address to move the exception vector table to
|
|
|
|
*/
|
|
|
|
void cpu_hal_set_vecbase(const void* base);
|
|
|
|
|
2020-01-18 21:02:21 -05:00
|
|
|
#ifdef __cplusplus
|
|
|
|
}
|
2020-11-10 02:40:01 -05:00
|
|
|
#endif
|