2021-06-02 10:34:38 -04:00
|
|
|
/*
|
|
|
|
* SPDX-FileCopyrightText: 2021 Espressif Systems (Shanghai) CO LTD
|
|
|
|
*
|
|
|
|
* SPDX-License-Identifier: Apache-2.0
|
|
|
|
*/
|
2020-07-23 01:40:10 -04:00
|
|
|
/**
|
|
|
|
* ESP32-S3 Linker Script Memory Layout
|
|
|
|
* This file describes the memory layout (memory blocks) by virtual memory addresses.
|
|
|
|
* This linker script is passed through the C preprocessor to include configuration options.
|
|
|
|
* Please use preprocessor features sparingly!
|
|
|
|
* Restrict to simple macros with numeric values, and/or #if/#endif blocks.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include "sdkconfig.h"
|
2021-08-06 11:18:19 -04:00
|
|
|
#include "ld.common"
|
2020-07-23 01:40:10 -04:00
|
|
|
|
2021-03-03 17:50:56 -05:00
|
|
|
#ifdef CONFIG_BOOTLOADER_CUSTOM_RESERVE_RTC
|
|
|
|
#define ESP_BOOTLOADER_RESERVE_RTC (CONFIG_BOOTLOADER_RESERVE_RTC_SIZE + CONFIG_BOOTLOADER_CUSTOM_RESERVE_RTC_SIZE)
|
|
|
|
#elif defined(CONFIG_BOOTLOADER_SKIP_VALIDATE_IN_DEEP_SLEEP)
|
|
|
|
#define ESP_BOOTLOADER_RESERVE_RTC (CONFIG_BOOTLOADER_RESERVE_RTC_SIZE)
|
|
|
|
#else
|
|
|
|
#define ESP_BOOTLOADER_RESERVE_RTC 0
|
|
|
|
#endif
|
|
|
|
|
2020-10-30 01:31:24 -04:00
|
|
|
/*
|
|
|
|
* 40370000 <- IRAM/Icache -> 40378000 <- D/IRAM (I) -> 403E0000
|
|
|
|
* 3FC88000 <- D/IRAM (D) -> 3FCF0000 <- DRAM/DCache -> 3FD00000
|
|
|
|
*
|
2022-02-11 02:30:54 -05:00
|
|
|
* Startup code uses the IRAM from 0x403B9000 to 0x403E0000, which is not available for static
|
2020-10-30 01:31:24 -04:00
|
|
|
* memory, but can only be used after app starts.
|
|
|
|
*
|
|
|
|
* D cache use the memory from high address, so when it's configured to 16K/32K, the region
|
|
|
|
* 0x3FCF000 ~ (3FD00000 - DATA_CACHE_SIZE) should be available. This region is not used as
|
|
|
|
* static memory, leaving to the heap.
|
|
|
|
*/
|
|
|
|
|
2020-07-23 01:40:10 -04:00
|
|
|
#define SRAM_IRAM_START 0x40370000
|
2020-10-30 01:31:24 -04:00
|
|
|
#define SRAM_DIRAM_I_START 0x40378000
|
2022-02-11 02:30:54 -05:00
|
|
|
#define SRAM_IRAM_END 0x403B9000
|
2020-10-30 01:31:24 -04:00
|
|
|
#define I_D_SRAM_OFFSET (SRAM_DIRAM_I_START - SRAM_DRAM_START)
|
|
|
|
|
|
|
|
#define SRAM_DRAM_START 0x3FC88000
|
|
|
|
#define SRAM_DRAM_END (SRAM_IRAM_END - I_D_SRAM_OFFSET) /* 2nd stage bootloader iram_loader_seg start address */
|
|
|
|
#define I_D_SRAM_SIZE (SRAM_DRAM_END - SRAM_DRAM_START)
|
|
|
|
|
2020-07-23 01:40:10 -04:00
|
|
|
|
2020-10-30 01:31:24 -04:00
|
|
|
#define ICACHE_SIZE 0x8000
|
2020-07-23 01:40:10 -04:00
|
|
|
#define SRAM_IRAM_ORG (SRAM_IRAM_START + CONFIG_ESP32S3_INSTRUCTION_CACHE_SIZE)
|
2020-10-30 01:31:24 -04:00
|
|
|
#define SRAM_IRAM_SIZE (I_D_SRAM_SIZE + ICACHE_SIZE - CONFIG_ESP32S3_INSTRUCTION_CACHE_SIZE)
|
2020-07-23 01:40:10 -04:00
|
|
|
|
2020-10-30 01:31:24 -04:00
|
|
|
#define DCACHE_SIZE 0x10000
|
|
|
|
#define SRAM_DRAM_ORG (SRAM_DRAM_START)
|
2020-07-23 01:40:10 -04:00
|
|
|
|
|
|
|
#if CONFIG_ESP32S3_USE_FIXED_STATIC_RAM_SIZE
|
|
|
|
ASSERT((CONFIG_ESP32S3_FIXED_STATIC_RAM_SIZE <= I_D_SRAM_SIZE), "Fixed static ram data does not fit.")
|
|
|
|
#define DRAM0_0_SEG_LEN CONFIG_ESP32S3_FIXED_STATIC_RAM_SIZE
|
|
|
|
#else
|
|
|
|
#define DRAM0_0_SEG_LEN I_D_SRAM_SIZE
|
|
|
|
#endif // CONFIG_ESP32S3_USE_FIXED_STATIC_RAM_SIZE
|
|
|
|
|
|
|
|
MEMORY
|
|
|
|
{
|
|
|
|
/**
|
|
|
|
* All these values assume the flash cache is on, and have the blocks this uses subtracted from the length
|
|
|
|
* of the various regions. The 'data access port' dram/drom regions map to the same iram/irom regions but
|
|
|
|
* are connected to the data port of the CPU and eg allow byte-wise access.
|
|
|
|
*/
|
|
|
|
|
|
|
|
/* IRAM for PRO CPU. */
|
2020-10-30 01:31:24 -04:00
|
|
|
iram0_0_seg (RX) : org = SRAM_IRAM_ORG, len = SRAM_IRAM_SIZE
|
2020-07-23 01:40:10 -04:00
|
|
|
|
|
|
|
#if CONFIG_APP_BUILD_USE_FLASH_SECTIONS
|
|
|
|
/* Flash mapped instruction data */
|
2020-10-30 01:31:24 -04:00
|
|
|
iram0_2_seg (RX) : org = 0x42000020, len = 0x800000-0x20
|
2020-07-23 01:40:10 -04:00
|
|
|
|
|
|
|
/**
|
|
|
|
* (0x20 offset above is a convenience for the app binary image generation.
|
|
|
|
* Flash cache has 64KB pages. The .bin file which is flashed to the chip
|
|
|
|
* has a 0x18 byte file header, and each segment has a 0x08 byte segment
|
|
|
|
* header. Setting this offset makes it simple to meet the flash cache MMU's
|
|
|
|
* constraint that (paddr % 64KB == vaddr % 64KB).)
|
|
|
|
*/
|
|
|
|
#endif // CONFIG_APP_BUILD_USE_FLASH_SECTIONS
|
|
|
|
|
|
|
|
/**
|
|
|
|
* Shared data RAM, excluding memory reserved for ROM bss/data/stack.
|
|
|
|
* Enabling Bluetooth & Trace Memory features in menuconfig will decrease the amount of RAM available.
|
|
|
|
*/
|
|
|
|
dram0_0_seg (RW) : org = SRAM_DRAM_ORG, len = DRAM0_0_SEG_LEN
|
|
|
|
|
|
|
|
#if CONFIG_APP_BUILD_USE_FLASH_SECTIONS
|
|
|
|
/* Flash mapped constant data */
|
2020-10-30 01:31:24 -04:00
|
|
|
drom0_0_seg (R) : org = 0x3C000020, len = 0x800000-0x20
|
2020-07-23 01:40:10 -04:00
|
|
|
|
|
|
|
/* (See iram0_2_seg for meaning of 0x20 offset in the above.) */
|
|
|
|
#endif // CONFIG_APP_BUILD_USE_FLASH_SECTIONS
|
|
|
|
|
|
|
|
/**
|
|
|
|
* RTC fast memory (executable). Persists over deep sleep.
|
|
|
|
*/
|
2021-03-03 17:50:56 -05:00
|
|
|
rtc_iram_seg(RWX) : org = 0x600fe000, len = 0x2000 - ESP_BOOTLOADER_RESERVE_RTC
|
2020-07-23 01:40:10 -04:00
|
|
|
|
|
|
|
/**
|
|
|
|
* RTC fast memory (same block as above), viewed from data bus
|
|
|
|
*/
|
2021-08-12 22:28:58 -04:00
|
|
|
rtc_data_seg(RW) : org = 0x600fe000, len = 0x2000 - ESP_BOOTLOADER_RESERVE_RTC
|
2020-07-23 01:40:10 -04:00
|
|
|
|
|
|
|
/**
|
|
|
|
* RTC slow memory (data accessible). Persists over deep sleep.
|
|
|
|
* Start of RTC slow memory is reserved for ULP co-processor code + data, if enabled.
|
|
|
|
*/
|
2022-01-21 04:13:48 -05:00
|
|
|
#if CONFIG_ULP_COPROC_ENABLED
|
|
|
|
rtc_slow_seg(RW) : org = 0x50000000 + CONFIG_ULP_COPROC_RESERVE_MEM,
|
|
|
|
len = 0x2000 - CONFIG_ULP_COPROC_RESERVE_MEM
|
|
|
|
#else
|
|
|
|
rtc_slow_seg(RW) : org = 0x50000000 , len = 0x2000
|
|
|
|
#endif // CONFIG_ULP_COPROC_ENABLED
|
2020-07-23 01:40:10 -04:00
|
|
|
}
|
|
|
|
|
|
|
|
#if CONFIG_ESP32S3_USE_FIXED_STATIC_RAM_SIZE
|
|
|
|
/* static data ends at defined address */
|
|
|
|
_static_data_end = 0x3FCA0000 + DRAM0_0_SEG_LEN;
|
|
|
|
#else
|
|
|
|
_static_data_end = _bss_end;
|
|
|
|
#endif // CONFIG_ESP32S3_USE_FIXED_STATIC_RAM_SIZE
|
|
|
|
|
|
|
|
/* Heap ends at top of dram0_0_seg */
|
|
|
|
_heap_end = 0x40000000;
|
|
|
|
|
|
|
|
_data_seg_org = ORIGIN(rtc_data_seg);
|
|
|
|
|
|
|
|
#if CONFIG_ESP32S3_RTCDATA_IN_FAST_MEM
|
|
|
|
REGION_ALIAS("rtc_data_location", rtc_data_seg );
|
2021-07-08 00:13:51 -04:00
|
|
|
#else
|
|
|
|
REGION_ALIAS("rtc_data_location", rtc_slow_seg );
|
2020-07-23 01:40:10 -04:00
|
|
|
#endif // CONFIG_ESP32S3_RTCDATA_IN_FAST_MEM
|
|
|
|
|
|
|
|
#if CONFIG_APP_BUILD_USE_FLASH_SECTIONS
|
|
|
|
REGION_ALIAS("default_code_seg", iram0_2_seg);
|
|
|
|
#else
|
|
|
|
REGION_ALIAS("default_code_seg", iram0_0_seg);
|
|
|
|
#endif // CONFIG_APP_BUILD_USE_FLASH_SECTIONS
|
|
|
|
|
|
|
|
#if CONFIG_APP_BUILD_USE_FLASH_SECTIONS
|
|
|
|
REGION_ALIAS("default_rodata_seg", drom0_0_seg);
|
|
|
|
#else
|
|
|
|
REGION_ALIAS("default_rodata_seg", dram0_0_seg);
|
|
|
|
#endif // CONFIG_APP_BUILD_USE_FLASH_SECTIONS
|
2021-03-18 00:01:04 -04:00
|
|
|
|
|
|
|
/**
|
|
|
|
* If rodata default segment is placed in `drom0_0_seg`, then flash's first rodata section must
|
|
|
|
* also be first in the segment.
|
|
|
|
*/
|
|
|
|
#if CONFIG_APP_BUILD_USE_FLASH_SECTIONS
|
|
|
|
ASSERT(_flash_rodata_dummy_start == ORIGIN(default_rodata_seg),
|
|
|
|
".flash_rodata_dummy section must be placed at the beginning of the rodata segment.")
|
|
|
|
#endif
|