mirror of
https://github.com/espressif/esp-idf.git
synced 2024-10-05 20:47:46 -04:00
432 lines
12 KiB
C
432 lines
12 KiB
C
// Copyright 2020 Espressif Systems (Shanghai) PTE LTD
|
|
//
|
|
// Licensed under the Apache License, Version 2.0 (the "License");
|
|
// you may not use this file except in compliance with the License.
|
|
// You may obtain a copy of the License at
|
|
//
|
|
// http://www.apache.org/licenses/LICENSE-2.0
|
|
//
|
|
// Unless required by applicable law or agreed to in writing, software
|
|
// distributed under the License is distributed on an "AS IS" BASIS,
|
|
// WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
|
|
// See the License for the specific language governing permissions and
|
|
// limitations under the License.
|
|
|
|
// The LL layer for Timer Group register operations.
|
|
// Note that most of the register operations in this layer are non-atomic operations.
|
|
|
|
#pragma once
|
|
|
|
#ifdef __cplusplus
|
|
extern "C" {
|
|
#endif
|
|
|
|
#include <stdlib.h>
|
|
#include "soc/timer_periph.h"
|
|
#include "hal/timer_types.h"
|
|
#include "hal/assert.h"
|
|
|
|
_Static_assert(TIMER_INTR_T0 == TIMG_T0_INT_CLR, "Add mapping to LL interrupt handling, since it's no longer naturally compatible with the timer_intr_t");
|
|
_Static_assert(TIMER_INTR_WDT == TIMG_WDT_INT_CLR, "Add mapping to LL interrupt handling, since it's no longer naturally compatible with the timer_intr_t");
|
|
|
|
typedef struct {
|
|
timg_dev_t *dev;
|
|
timer_idx_t idx;
|
|
} timer_ll_context_t;
|
|
|
|
// Get timer group instance with giving group number
|
|
#define TIMER_LL_GET_HW(num) ((num == 0) ? (&TIMERG0) : (&TIMERG1))
|
|
|
|
/**
|
|
* @brief Set timer clock prescale value
|
|
*
|
|
* @param hw Beginning address of the peripheral registers.
|
|
* @param timer_num The timer number
|
|
* @param divider Prescale value
|
|
*
|
|
* @return None
|
|
*/
|
|
static inline void timer_ll_set_divider(timg_dev_t *hw, timer_idx_t timer_num, uint32_t divider)
|
|
{
|
|
HAL_ASSERT(divider >= 2 && divider <= 65536);
|
|
if (divider >= 65536) {
|
|
divider = 0;
|
|
}
|
|
int timer_en = hw->hw_timer[timer_num].config.tx_en;
|
|
hw->hw_timer[timer_num].config.tx_en = 0;
|
|
hw->hw_timer[timer_num].config.tx_divcnt_rst = 1;
|
|
hw->hw_timer[timer_num].config.tx_divider = divider;
|
|
hw->hw_timer[timer_num].config.tx_en = timer_en;
|
|
}
|
|
|
|
/**
|
|
* @brief Get timer clock prescale value
|
|
*
|
|
* @param hw Beginning address of the peripheral registers.
|
|
* @param timer_num The timer number
|
|
* @param divider Pointer to accept the prescale value
|
|
*
|
|
* @return None
|
|
*/
|
|
static inline void timer_ll_get_divider(timg_dev_t *hw, timer_idx_t timer_num, uint32_t *divider)
|
|
{
|
|
uint32_t d = hw->hw_timer[timer_num].config.tx_divider;
|
|
if (d == 0) {
|
|
d = 65536;
|
|
} else if (d == 1) {
|
|
d = 2;
|
|
}
|
|
*divider = d;
|
|
}
|
|
|
|
/**
|
|
* @brief Load counter value into time-base counter
|
|
*
|
|
* @param hw Beginning address of the peripheral registers.
|
|
* @param timer_num The timer number
|
|
* @param load_val Counter value
|
|
*
|
|
* @return None
|
|
*/
|
|
static inline void timer_ll_set_counter_value(timg_dev_t *hw, timer_idx_t timer_num, uint64_t load_val)
|
|
{
|
|
hw->hw_timer[timer_num].loadhi.tx_load_hi = (uint32_t) (load_val >> 32);
|
|
hw->hw_timer[timer_num].loadlo.tx_load_lo = (uint32_t) load_val;
|
|
hw->hw_timer[timer_num].load.tx_load = 1;
|
|
}
|
|
|
|
/**
|
|
* @brief Get counter value from time-base counter
|
|
*
|
|
* @param hw Beginning address of the peripheral registers.
|
|
* @param timer_num The timer number
|
|
* @param timer_val Pointer to accept the counter value
|
|
*
|
|
* @return None
|
|
*/
|
|
FORCE_INLINE_ATTR void timer_ll_get_counter_value(timg_dev_t *hw, timer_idx_t timer_num, uint64_t *timer_val)
|
|
{
|
|
hw->hw_timer[timer_num].update.tx_update = 1;
|
|
while (hw->hw_timer[timer_num].update.tx_update) {}
|
|
*timer_val = ((uint64_t) hw->hw_timer[timer_num].hi.tx_hi << 32) | (hw->hw_timer[timer_num].lo.tx_lo);
|
|
}
|
|
|
|
/**
|
|
* @brief Set counter mode, include increment mode and decrement mode.
|
|
*
|
|
* @param hw Beginning address of the peripheral registers.
|
|
* @param timer_num The timer number
|
|
* @param increase_en True to increment mode, fasle to decrement mode
|
|
*
|
|
* @return None
|
|
*/
|
|
static inline void timer_ll_set_counter_increase(timg_dev_t *hw, timer_idx_t timer_num, bool increase_en)
|
|
{
|
|
hw->hw_timer[timer_num].config.tx_increase = increase_en;
|
|
}
|
|
|
|
/**
|
|
* @brief Get counter mode, include increment mode and decrement mode.
|
|
*
|
|
* @param hw Beginning address of the peripheral registers.
|
|
* @param timer_num The timer number
|
|
*
|
|
* @return
|
|
* - true Increment mode
|
|
* - false Decrement mode
|
|
*/
|
|
static inline bool timer_ll_get_counter_increase(timg_dev_t *hw, timer_idx_t timer_num)
|
|
{
|
|
return hw->hw_timer[timer_num].config.tx_increase;
|
|
}
|
|
|
|
/**
|
|
* @brief Set counter status, enable or disable counter.
|
|
*
|
|
* @param hw Beginning address of the peripheral registers.
|
|
* @param timer_num The timer number
|
|
* @param counter_en True to enable counter, false to disable counter
|
|
*
|
|
* @return None
|
|
*/
|
|
FORCE_INLINE_ATTR void timer_ll_set_counter_enable(timg_dev_t *hw, timer_idx_t timer_num, bool counter_en)
|
|
{
|
|
hw->hw_timer[timer_num].config.tx_en = counter_en;
|
|
}
|
|
|
|
/**
|
|
* @brief Get counter status.
|
|
*
|
|
* @param hw Beginning address of the peripheral registers.
|
|
* @param timer_num The timer number
|
|
*
|
|
* @return
|
|
* - true Enable counter
|
|
* - false Disable conuter
|
|
*/
|
|
static inline bool timer_ll_get_counter_enable(timg_dev_t *hw, timer_idx_t timer_num)
|
|
{
|
|
return hw->hw_timer[timer_num].config.tx_en;
|
|
}
|
|
|
|
/**
|
|
* @brief Set auto reload mode.
|
|
*
|
|
* @param hw Beginning address of the peripheral registers.
|
|
* @param timer_num The timer number
|
|
* @param auto_reload_en True to enable auto reload mode, flase to disable auto reload mode
|
|
*
|
|
* @return None
|
|
*/
|
|
static inline void timer_ll_set_auto_reload(timg_dev_t *hw, timer_idx_t timer_num, bool auto_reload_en)
|
|
{
|
|
hw->hw_timer[timer_num].config.tx_autoreload = auto_reload_en;
|
|
}
|
|
|
|
/**
|
|
* @brief Get auto reload mode.
|
|
*
|
|
* @param hw Beginning address of the peripheral registers.
|
|
* @param timer_num The timer number
|
|
*
|
|
* @return
|
|
* - true Enable auto reload mode
|
|
* - false Disable auto reload mode
|
|
*/
|
|
FORCE_INLINE_ATTR bool timer_ll_get_auto_reload(timg_dev_t *hw, timer_idx_t timer_num)
|
|
{
|
|
return hw->hw_timer[timer_num].config.tx_autoreload;
|
|
}
|
|
|
|
/**
|
|
* @brief Set the counter value to trigger the alarm.
|
|
*
|
|
* @param hw Beginning address of the peripheral registers.
|
|
* @param timer_num The timer number
|
|
* @param alarm_value Counter value to trigger the alarm
|
|
*
|
|
* @return None
|
|
*/
|
|
FORCE_INLINE_ATTR void timer_ll_set_alarm_value(timg_dev_t *hw, timer_idx_t timer_num, uint64_t alarm_value)
|
|
{
|
|
hw->hw_timer[timer_num].alarmhi.tx_alarm_hi = (uint32_t) (alarm_value >> 32);
|
|
hw->hw_timer[timer_num].alarmlo.tx_alarm_lo = (uint32_t) alarm_value;
|
|
}
|
|
|
|
/**
|
|
* @brief Get the counter value to trigger the alarm.
|
|
*
|
|
* @param hw Beginning address of the peripheral registers.
|
|
* @param timer_num The timer number
|
|
* @param alarm_value Pointer to accept the counter value to trigger the alarm
|
|
*
|
|
* @return None
|
|
*/
|
|
static inline void timer_ll_get_alarm_value(timg_dev_t *hw, timer_idx_t timer_num, uint64_t *alarm_value)
|
|
{
|
|
*alarm_value = ((uint64_t) hw->hw_timer[timer_num].alarmhi.tx_alarm_hi << 32) | (hw->hw_timer[timer_num].alarmlo.tx_alarm_lo);
|
|
}
|
|
|
|
/**
|
|
* @brief Set the alarm status, enable or disable the alarm.
|
|
*
|
|
* @param hw Beginning address of the peripheral registers.
|
|
* @param timer_num The timer number
|
|
* @param alarm_en True to enable alarm, false to disable alarm
|
|
*
|
|
* @return None
|
|
*/
|
|
FORCE_INLINE_ATTR void timer_ll_set_alarm_enable(timg_dev_t *hw, timer_idx_t timer_num, bool alarm_en)
|
|
{
|
|
hw->hw_timer[timer_num].config.tx_alarm_en = alarm_en;
|
|
}
|
|
|
|
/**
|
|
* @brief Get the alarm status.
|
|
*
|
|
* @param hw Beginning address of the peripheral registers.
|
|
* @param timer_num The timer number
|
|
*
|
|
* @return
|
|
* - true Enable alarm
|
|
* - false Disable alarm
|
|
*/
|
|
static inline bool timer_ll_get_alarm_enable(timg_dev_t *hw, timer_idx_t timer_num)
|
|
{
|
|
return hw->hw_timer[timer_num].config.tx_alarm_en;
|
|
}
|
|
|
|
/**
|
|
* @brief Enable timer interrupt.
|
|
*
|
|
* @param hw Beginning address of the peripheral registers.
|
|
* @param timer_num The timer number
|
|
*
|
|
* @return None
|
|
*/
|
|
FORCE_INLINE_ATTR void timer_ll_intr_enable(timg_dev_t *hw, timer_idx_t timer_num)
|
|
{
|
|
hw->int_ena_timers.val |= BIT(timer_num);
|
|
}
|
|
|
|
/**
|
|
* @brief Disable timer interrupt.
|
|
*
|
|
* @param hw Beginning address of the peripheral registers.
|
|
* @param timer_num The timer number
|
|
*
|
|
* @return None
|
|
*/
|
|
FORCE_INLINE_ATTR void timer_ll_intr_disable(timg_dev_t *hw, timer_idx_t timer_num)
|
|
{
|
|
hw->int_ena_timers.val &= (~BIT(timer_num));
|
|
}
|
|
|
|
/**
|
|
* @brief Disable timer interrupt.
|
|
*
|
|
* @param hw Beginning address of the peripheral registers.
|
|
* @param timer_num The timer number
|
|
*
|
|
* @return None
|
|
*/
|
|
FORCE_INLINE_ATTR void timer_ll_clear_intr_status(timg_dev_t *hw, timer_idx_t timer_num)
|
|
{
|
|
hw->int_clr_timers.val |= BIT(timer_num);
|
|
}
|
|
|
|
/**
|
|
* @brief Get interrupt status.
|
|
*
|
|
* @param hw Beginning address of the peripheral registers.
|
|
* @param intr_status Interrupt status
|
|
*
|
|
* @return None
|
|
*/
|
|
FORCE_INLINE_ATTR void timer_ll_get_intr_status(timg_dev_t *hw, uint32_t *intr_status)
|
|
{
|
|
*intr_status = hw->int_st_timers.val & 0x01;
|
|
}
|
|
|
|
/**
|
|
* @brief Get interrupt raw status.
|
|
*
|
|
* @param group_num Timer group number, 0 for TIMERG0 or 1 for TIMERG1
|
|
* @param intr_raw_status Interrupt raw status
|
|
*
|
|
* @return None
|
|
*/
|
|
FORCE_INLINE_ATTR void timer_ll_get_intr_raw_status(timer_group_t group_num, uint32_t *intr_raw_status)
|
|
{
|
|
timg_dev_t *hw = TIMER_LL_GET_HW(group_num);
|
|
*intr_raw_status = hw->int_raw_timers.val & 0x01;
|
|
}
|
|
|
|
/**
|
|
* @brief Set the level interrupt status, enable or disable the level interrupt.
|
|
*
|
|
* @param hw Beginning address of the peripheral registers.
|
|
* @param timer_num The timer number
|
|
* @param level_int_en True to enable level interrupt, false to disable level interrupt
|
|
*
|
|
* @return None
|
|
*/
|
|
static inline void timer_ll_set_level_int_enable(timg_dev_t *hw, timer_idx_t timer_num, bool level_int_en)
|
|
{
|
|
// Only "level" interrupts are supported on this target
|
|
}
|
|
|
|
/**
|
|
* @brief Get the level interrupt status.
|
|
*
|
|
* @param hw Beginning address of the peripheral registers.
|
|
* @param timer_num The timer number
|
|
*
|
|
* @return
|
|
* - true Enable level interrupt
|
|
* - false Disable level interrupt
|
|
*/
|
|
static inline bool timer_ll_get_level_int_enable(timg_dev_t *hw, timer_idx_t timer_num)
|
|
{
|
|
// Only "level" interrupts are supported on this target
|
|
return true;
|
|
}
|
|
|
|
/**
|
|
* @brief Set the edge interrupt status, enable or disable the edge interrupt.
|
|
*
|
|
* @param hw Beginning address of the peripheral registers.
|
|
* @param timer_num The timer number
|
|
* @param edge_int_en True to enable edge interrupt, false to disable edge interrupt
|
|
*
|
|
* @return None
|
|
*/
|
|
static inline void timer_ll_set_edge_int_enable(timg_dev_t *hw, timer_idx_t timer_num, bool edge_int_en)
|
|
{
|
|
// edge interrupt is not supported on C3
|
|
}
|
|
|
|
/**
|
|
* @brief Get the edge interrupt status.
|
|
*
|
|
* @param hw Beginning address of the peripheral registers.
|
|
* @param timer_num The timer number
|
|
*
|
|
* @return
|
|
* - true Enable edge interrupt
|
|
* - false Disable edge interrupt
|
|
*/
|
|
static inline bool timer_ll_get_edge_int_enable(timg_dev_t *hw, timer_idx_t timer_num)
|
|
{
|
|
// edge interrupt is not supported on C3
|
|
return false;
|
|
}
|
|
|
|
/**
|
|
* @brief Get interrupt status register address.
|
|
*
|
|
* @param hw Beginning address of the peripheral registers.
|
|
*
|
|
* @return uint32_t Interrupt status register address
|
|
*/
|
|
static inline uint32_t timer_ll_get_intr_status_reg(timg_dev_t *hw)
|
|
{
|
|
return (uint32_t) & (hw->int_st_timers.val);
|
|
}
|
|
|
|
static inline uint32_t timer_ll_get_intr_mask_bit(timg_dev_t *hw, timer_idx_t timer_num)
|
|
{
|
|
return (1U << timer_num);
|
|
}
|
|
|
|
/**
|
|
* @brief Set clock source.
|
|
*
|
|
* @param hal Context of the HAL layer
|
|
* @param use_xtal_en True to use XTAL clock, flase to use APB clock
|
|
*
|
|
* @return None
|
|
*/
|
|
static inline void timer_ll_set_use_xtal(timg_dev_t *hw, timer_idx_t timer_num, bool use_xtal_en)
|
|
{
|
|
hw->hw_timer[timer_num].config.tx_use_xtal = use_xtal_en;
|
|
}
|
|
|
|
/**
|
|
* @brief Get clock source.
|
|
*
|
|
* @param hal Context of the HAL layer
|
|
*
|
|
* @return
|
|
* - true Use XTAL clock
|
|
* - false Use APB clock
|
|
*/
|
|
static inline bool timer_ll_get_use_xtal(timg_dev_t *hw, timer_idx_t timer_num)
|
|
{
|
|
return hw->hw_timer[timer_num].config.tx_use_xtal;
|
|
}
|
|
|
|
#ifdef __cplusplus
|
|
}
|
|
#endif
|