mirror of
https://github.com/espressif/esp-idf.git
synced 2024-10-05 20:47:46 -04:00
8fae0f0753
G0-only example now supports Xtensa targets. This means that G0 layer does not depend on G1+ layers anymore
76 lines
2.2 KiB
C
76 lines
2.2 KiB
C
/*
|
|
* SPDX-FileCopyrightText: 2019-2022 Espressif Systems (Shanghai) CO LTD
|
|
*
|
|
* SPDX-License-Identifier: Apache-2.0
|
|
*/
|
|
|
|
#pragma once
|
|
|
|
/**
|
|
* @file regi2c_saradc.h
|
|
* @brief Register definitions for analog to calibrate initial code for getting a more precise voltage of SAR ADC.
|
|
*
|
|
* This file lists register fields of SAR, located on an internal configuration
|
|
* bus. These definitions are used via macros defined in regi2c_ctrl.h, by
|
|
* function in adc_ll.h.
|
|
*/
|
|
|
|
#define I2C_SAR_ADC 0X69
|
|
#define I2C_SAR_ADC_HOSTID 1
|
|
|
|
#define ADC_SAR1_ENCAL_GND_ADDR 0x7
|
|
#define ADC_SAR1_ENCAL_GND_ADDR_MSB 5
|
|
#define ADC_SAR1_ENCAL_GND_ADDR_LSB 5
|
|
|
|
#define ADC_SAR2_ENCAL_GND_ADDR 0x7
|
|
#define ADC_SAR2_ENCAL_GND_ADDR_MSB 7
|
|
#define ADC_SAR2_ENCAL_GND_ADDR_LSB 7
|
|
|
|
#define ADC_SAR1_INITIAL_CODE_HIGH_ADDR 0x1
|
|
#define ADC_SAR1_INITIAL_CODE_HIGH_ADDR_MSB 0x3
|
|
#define ADC_SAR1_INITIAL_CODE_HIGH_ADDR_LSB 0x0
|
|
|
|
#define ADC_SAR1_INITIAL_CODE_LOW_ADDR 0x0
|
|
#define ADC_SAR1_INITIAL_CODE_LOW_ADDR_MSB 0x7
|
|
#define ADC_SAR1_INITIAL_CODE_LOW_ADDR_LSB 0x0
|
|
|
|
#define ADC_SAR2_INITIAL_CODE_HIGH_ADDR 0x4
|
|
#define ADC_SAR2_INITIAL_CODE_HIGH_ADDR_MSB 0x3
|
|
#define ADC_SAR2_INITIAL_CODE_HIGH_ADDR_LSB 0x0
|
|
|
|
#define ADC_SAR2_INITIAL_CODE_LOW_ADDR 0x3
|
|
#define ADC_SAR2_INITIAL_CODE_LOW_ADDR_MSB 0x7
|
|
#define ADC_SAR2_INITIAL_CODE_LOW_ADDR_LSB 0x0
|
|
|
|
#define ADC_SAR1_DREF_ADDR 0x2
|
|
#define ADC_SAR1_DREF_ADDR_MSB 0x6
|
|
#define ADC_SAR1_DREF_ADDR_LSB 0x4
|
|
|
|
#define ADC_SAR2_DREF_ADDR 0x5
|
|
#define ADC_SAR2_DREF_ADDR_MSB 0x6
|
|
#define ADC_SAR2_DREF_ADDR_LSB 0x4
|
|
|
|
#define ADC_SAR1_SAMPLE_CYCLE_ADDR 0x2
|
|
#define ADC_SAR1_SAMPLE_CYCLE_ADDR_MSB 0x2
|
|
#define ADC_SAR1_SAMPLE_CYCLE_ADDR_LSB 0x0
|
|
|
|
#define ADC_SARADC_DTEST_RTC_ADDR 0x7
|
|
#define ADC_SARADC_DTEST_RTC_ADDR_MSB 1
|
|
#define ADC_SARADC_DTEST_RTC_ADDR_LSB 0
|
|
|
|
#define ADC_SARADC_ENT_TSENS_ADDR 0x7
|
|
#define ADC_SARADC_ENT_TSENS_ADDR_MSB 2
|
|
#define ADC_SARADC_ENT_TSENS_ADDR_LSB 2
|
|
|
|
#define ADC_SARADC_ENT_RTC_ADDR 0x7
|
|
#define ADC_SARADC_ENT_RTC_ADDR_MSB 3
|
|
#define ADC_SARADC_ENT_RTC_ADDR_LSB 3
|
|
|
|
#define ADC_SARADC_ENCAL_REF_ADDR 0x7
|
|
#define ADC_SARADC_ENCAL_REF_ADDR_MSB 4
|
|
#define ADC_SARADC_ENCAL_REF_ADDR_LSB 4
|
|
|
|
#define I2C_SARADC_TSENS_DAC 0x6
|
|
#define I2C_SARADC_TSENS_DAC_MSB 3
|
|
#define I2C_SARADC_TSENS_DAC_LSB 0
|