2020-01-21 17:20:34 -05:00
|
|
|
// Copyright 2015-2019 Espressif Systems (Shanghai) PTE LTD
|
|
|
|
//
|
|
|
|
// Licensed under the Apache License, Version 2.0 (the "License");
|
|
|
|
// you may not use this file except in compliance with the License.
|
|
|
|
// You may obtain a copy of the License at
|
|
|
|
//
|
|
|
|
// http://www.apache.org/licenses/LICENSE-2.0
|
|
|
|
//
|
|
|
|
// Unless required by applicable law or agreed to in writing, software
|
|
|
|
// distributed under the License is distributed on an "AS IS" BASIS,
|
|
|
|
// WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
|
|
|
|
// See the License for the specific language governing permissions and
|
|
|
|
// limitations under the License.
|
|
|
|
|
2020-11-05 23:00:07 -05:00
|
|
|
#pragma once
|
2020-01-21 17:20:34 -05:00
|
|
|
|
|
|
|
#include <stdint.h>
|
|
|
|
#include <stdbool.h>
|
|
|
|
#include "soc/cpu.h"
|
2021-06-18 02:51:11 -04:00
|
|
|
#include "soc/soc_memory_types.h"
|
2020-11-05 23:00:07 -05:00
|
|
|
|
|
|
|
#if __XTENSA__
|
2020-01-21 17:20:34 -05:00
|
|
|
#include "xtensa/xtruntime.h"
|
2020-11-05 23:00:07 -05:00
|
|
|
#endif
|
2020-01-21 17:20:34 -05:00
|
|
|
|
2020-09-30 03:24:04 -04:00
|
|
|
#ifdef __cplusplus
|
|
|
|
extern "C" {
|
|
|
|
#endif
|
2020-01-21 17:20:34 -05:00
|
|
|
|
|
|
|
static inline void __attribute__((always_inline)) compare_and_set_native(volatile uint32_t *addr, uint32_t compare, uint32_t *set)
|
|
|
|
{
|
2020-11-10 02:40:01 -05:00
|
|
|
#if (XCHAL_HAVE_S32C1I > 0)
|
2020-01-21 17:20:34 -05:00
|
|
|
__asm__ __volatile__ (
|
|
|
|
"WSR %2,SCOMPARE1 \n"
|
|
|
|
"S32C1I %0, %1, 0 \n"
|
|
|
|
:"=r"(*set)
|
|
|
|
:"r"(addr), "r"(compare), "0"(*set)
|
|
|
|
);
|
|
|
|
#else
|
2020-11-05 23:00:07 -05:00
|
|
|
uint32_t old_value;
|
|
|
|
|
|
|
|
#ifdef __XTENSA__
|
2020-01-21 17:20:34 -05:00
|
|
|
// No S32C1I, so do this by disabling and re-enabling interrupts (slower)
|
2020-11-05 23:00:07 -05:00
|
|
|
uint32_t intlevel;
|
2020-01-21 17:20:34 -05:00
|
|
|
__asm__ __volatile__ ("rsil %0, " XTSTR(XCHAL_EXCM_LEVEL) "\n"
|
|
|
|
: "=r"(intlevel));
|
2020-11-05 23:00:07 -05:00
|
|
|
#else
|
|
|
|
unsigned old_mstatus = RV_CLEAR_CSR(mstatus, MSTATUS_MIE);
|
|
|
|
#endif
|
2020-01-21 17:20:34 -05:00
|
|
|
|
|
|
|
old_value = *addr;
|
|
|
|
if (old_value == compare) {
|
|
|
|
*addr = *set;
|
|
|
|
}
|
|
|
|
|
2020-11-05 23:00:07 -05:00
|
|
|
#ifdef __XTENSA__
|
2020-01-21 17:20:34 -05:00
|
|
|
__asm__ __volatile__ ("memw \n"
|
|
|
|
"wsr %0, ps\n"
|
|
|
|
:: "r"(intlevel));
|
|
|
|
|
2020-11-05 23:00:07 -05:00
|
|
|
#else
|
|
|
|
RV_SET_CSR(mstatus, old_mstatus & MSTATUS_MIE);
|
|
|
|
#endif
|
|
|
|
|
2020-01-21 17:20:34 -05:00
|
|
|
*set = old_value;
|
|
|
|
#endif
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
void compare_and_set_extram(volatile uint32_t *addr, uint32_t compare, uint32_t *set);
|
|
|
|
|
2020-09-30 03:24:04 -04:00
|
|
|
#ifdef __cplusplus
|
|
|
|
}
|
|
|
|
#endif
|