2021-05-23 19:06:17 -04:00
|
|
|
/*
|
|
|
|
* SPDX-FileCopyrightText: 2021 Espressif Systems (Shanghai) CO LTD
|
|
|
|
*
|
|
|
|
* SPDX-License-Identifier: Apache-2.0
|
|
|
|
*/
|
2017-09-22 05:47:06 -04:00
|
|
|
/*
|
|
|
|
Tests for the spi_slave device driver
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <string.h>
|
2020-12-16 04:03:48 -05:00
|
|
|
#include "sdkconfig.h"
|
2017-09-22 05:47:06 -04:00
|
|
|
#include "unity.h"
|
2020-12-16 04:03:48 -05:00
|
|
|
#include "test/test_common_spi.h"
|
2017-09-22 05:47:06 -04:00
|
|
|
#include "driver/spi_master.h"
|
|
|
|
#include "driver/spi_slave.h"
|
global: move the soc component out of the common list
This MR removes the common dependency from every IDF components to the SOC component.
Currently, in the ``idf_functions.cmake`` script, we include the header path of SOC component by default for all components.
But for better code organization (or maybe also benifits to the compiling speed), we may remove the dependency to SOC components for most components except the driver and kernel related components.
In CMAKE, we have two kinds of header visibilities (set by include path visibility):
(Assume component A --(depends on)--> B, B is the current component)
1. public (``COMPONENT_ADD_INCLUDEDIRS``): means this path is visible to other depending components (A) (visible to A and B)
2. private (``COMPONENT_PRIV_INCLUDEDIRS``): means this path is only visible to source files inside the component (visible to B only)
and we have two kinds of depending ways:
(Assume component A --(depends on)--> B --(depends on)--> C, B is the current component)
1. public (```COMPONENT_REQUIRES```): means B can access to public include path of C. All other components rely on you (A) will also be available for the public headers. (visible to A, B)
2. private (``COMPONENT_PRIV_REQUIRES``): means B can access to public include path of C, but don't propagate this relation to other components (A). (visible to B)
1. remove the common requirement in ``idf_functions.cmake``, this makes the SOC components invisible to all other components by default.
2. if a component (for example, DRIVER) really needs the dependency to SOC, add a private dependency to SOC for it.
3. some other components that don't really depends on the SOC may still meet some errors saying "can't find header soc/...", this is because it's depended component (DRIVER) incorrectly include the header of SOC in its public headers. Moving all this kind of #include into source files, or private headers
4. Fix the include requirements for some file which miss sufficient #include directives. (Previously they include some headers by the long long long header include link)
This is a breaking change. Previous code may depends on the long include chain.
You may need to include the following headers for some files after this commit:
- soc/soc.h
- soc/soc_memory_layout.h
- driver/gpio.h
- esp_sleep.h
The major broken include chain includes:
1. esp_system.h no longer includes esp_sleep.h. The latter includes driver/gpio.h and driver/touch_pad.h.
2. ets_sys.h no longer includes soc/soc.h
3. freertos/portmacro.h no longer includes soc/soc_memory_layout.h
some peripheral headers no longer includes their hw related headers, e.g. rom/gpio.h no longer includes soc/gpio_pins.h and soc/gpio_reg.h
BREAKING CHANGE
2019-04-03 01:17:38 -04:00
|
|
|
#include "driver/gpio.h"
|
2017-09-22 05:47:06 -04:00
|
|
|
#include "esp_log.h"
|
2020-06-19 00:00:58 -04:00
|
|
|
#include "esp_rom_gpio.h"
|
2017-09-22 05:47:06 -04:00
|
|
|
|
2020-12-16 04:03:48 -05:00
|
|
|
//There is only one GPSPI controller, so single-board test is disabled.
|
|
|
|
#if !DISABLED_FOR_TARGETS(ESP32C3)
|
|
|
|
|
2019-06-05 00:34:19 -04:00
|
|
|
#ifndef CONFIG_SPIRAM
|
2018-10-13 03:13:02 -04:00
|
|
|
//This test should be removed once the timing test is merged.
|
|
|
|
|
2017-09-22 05:47:06 -04:00
|
|
|
#define MASTER_SEND {0x93, 0x34, 0x56, 0x78, 0x9a, 0xbc, 0xde, 0xf0, 0xaa, 0xcc, 0xff, 0xee, 0x55, 0x77, 0x88, 0x43}
|
|
|
|
#define SLAVE_SEND { 0xaa, 0xdc, 0xba, 0x98, 0x76, 0x54, 0x32, 0x10, 0x13, 0x57, 0x9b, 0xdf, 0x24, 0x68, 0xac, 0xe0 }
|
|
|
|
|
2020-09-08 05:05:49 -04:00
|
|
|
|
2018-09-26 05:51:28 -04:00
|
|
|
static inline void int_connect( uint32_t gpio, uint32_t sigo, uint32_t sigi )
|
2017-09-22 05:47:06 -04:00
|
|
|
{
|
2020-06-19 00:00:58 -04:00
|
|
|
esp_rom_gpio_connect_out_signal( gpio, sigo, false, false );
|
|
|
|
esp_rom_gpio_connect_in_signal( gpio, sigi, false );
|
2017-09-22 05:47:06 -04:00
|
|
|
}
|
|
|
|
|
|
|
|
static void master_init_nodma( spi_device_handle_t* spi)
|
|
|
|
{
|
|
|
|
esp_err_t ret;
|
|
|
|
spi_bus_config_t buscfg={
|
2018-09-26 05:51:28 -04:00
|
|
|
.miso_io_num=PIN_NUM_MISO,
|
2017-09-22 05:47:06 -04:00
|
|
|
.mosi_io_num=PIN_NUM_MOSI,
|
|
|
|
.sclk_io_num=PIN_NUM_CLK,
|
2019-10-11 04:07:43 -04:00
|
|
|
.quadwp_io_num=UNCONNECTED_PIN,
|
2017-09-22 05:47:06 -04:00
|
|
|
.quadhd_io_num=-1
|
|
|
|
};
|
|
|
|
spi_device_interface_config_t devcfg={
|
|
|
|
.clock_speed_hz=4*1000*1000, //currently only up to 4MHz for internel connect
|
|
|
|
.mode=0, //SPI mode 0
|
|
|
|
.spics_io_num=PIN_NUM_CS, //CS pin
|
|
|
|
.queue_size=7, //We want to be able to queue 7 transactions at a time
|
2018-09-26 05:51:28 -04:00
|
|
|
.pre_cb=NULL,
|
2018-06-25 00:34:31 -04:00
|
|
|
.cs_ena_posttrans=5,
|
|
|
|
.cs_ena_pretrans=1,
|
2017-09-22 05:47:06 -04:00
|
|
|
};
|
|
|
|
//Initialize the SPI bus
|
2021-02-19 22:03:28 -05:00
|
|
|
ret=spi_bus_initialize(TEST_SPI_HOST, &buscfg, SPI_DMA_CH_AUTO);
|
2017-09-22 05:47:06 -04:00
|
|
|
TEST_ASSERT(ret==ESP_OK);
|
|
|
|
//Attach the LCD to the SPI bus
|
2018-09-30 07:00:06 -04:00
|
|
|
ret=spi_bus_add_device(TEST_SPI_HOST, &devcfg, spi);
|
2017-09-22 05:47:06 -04:00
|
|
|
TEST_ASSERT(ret==ESP_OK);
|
|
|
|
}
|
|
|
|
|
2019-07-16 05:33:30 -04:00
|
|
|
static void slave_init(void)
|
2017-09-22 05:47:06 -04:00
|
|
|
{
|
|
|
|
//Configuration for the SPI bus
|
|
|
|
spi_bus_config_t buscfg={
|
|
|
|
.mosi_io_num=PIN_NUM_MOSI,
|
|
|
|
.miso_io_num=PIN_NUM_MISO,
|
|
|
|
.sclk_io_num=PIN_NUM_CLK
|
|
|
|
};
|
|
|
|
//Configuration for the SPI slave interface
|
|
|
|
spi_slave_interface_config_t slvcfg={
|
|
|
|
.mode=0,
|
|
|
|
.spics_io_num=PIN_NUM_CS,
|
|
|
|
.queue_size=3,
|
|
|
|
.flags=0,
|
|
|
|
};
|
|
|
|
//Enable pull-ups on SPI lines so we don't detect rogue pulses when no master is connected.
|
|
|
|
gpio_set_pull_mode(PIN_NUM_MOSI, GPIO_PULLUP_ONLY);
|
|
|
|
gpio_set_pull_mode(PIN_NUM_CLK, GPIO_PULLUP_ONLY);
|
|
|
|
gpio_set_pull_mode(PIN_NUM_CS, GPIO_PULLUP_ONLY);
|
|
|
|
//Initialize SPI slave interface
|
2021-02-19 22:03:28 -05:00
|
|
|
TEST_ESP_OK(spi_slave_initialize(TEST_SLAVE_HOST, &buscfg, &slvcfg, SPI_DMA_CH_AUTO));
|
2017-09-22 05:47:06 -04:00
|
|
|
}
|
|
|
|
|
2018-11-19 22:13:44 -05:00
|
|
|
TEST_CASE("test slave send unaligned","[spi]")
|
2017-09-22 05:47:06 -04:00
|
|
|
{
|
2018-11-19 22:13:44 -05:00
|
|
|
WORD_ALIGNED_ATTR uint8_t master_txbuf[320]=MASTER_SEND;
|
|
|
|
WORD_ALIGNED_ATTR uint8_t master_rxbuf[320];
|
|
|
|
WORD_ALIGNED_ATTR uint8_t slave_txbuf[320]=SLAVE_SEND;
|
|
|
|
WORD_ALIGNED_ATTR uint8_t slave_rxbuf[320];
|
2017-09-22 05:47:06 -04:00
|
|
|
|
|
|
|
spi_device_handle_t spi;
|
|
|
|
//initial master
|
|
|
|
master_init_nodma( &spi );
|
|
|
|
//initial slave
|
|
|
|
slave_init();
|
|
|
|
|
|
|
|
//do internal connection
|
2019-08-06 05:59:26 -04:00
|
|
|
int_connect( PIN_NUM_MOSI, spi_periph_signal[TEST_SPI_HOST].spid_out, spi_periph_signal[TEST_SLAVE_HOST].spiq_in );
|
2020-09-08 05:05:49 -04:00
|
|
|
int_connect( PIN_NUM_MISO, spi_periph_signal[TEST_SLAVE_HOST].spiq_out, spi_periph_signal[TEST_SPI_HOST].spid_in );
|
2019-08-06 05:59:26 -04:00
|
|
|
int_connect( PIN_NUM_CS, spi_periph_signal[TEST_SPI_HOST].spics_out[0], spi_periph_signal[TEST_SLAVE_HOST].spics_in );
|
|
|
|
int_connect( PIN_NUM_CLK, spi_periph_signal[TEST_SPI_HOST].spiclk_out, spi_periph_signal[TEST_SLAVE_HOST].spiclk_in );
|
2017-09-22 05:47:06 -04:00
|
|
|
|
2018-11-19 22:13:44 -05:00
|
|
|
for ( int i = 0; i < 4; i ++ ) {
|
2017-09-22 05:47:06 -04:00
|
|
|
//slave send
|
|
|
|
spi_slave_transaction_t slave_t;
|
|
|
|
spi_slave_transaction_t* out;
|
|
|
|
memset(&slave_t, 0, sizeof(spi_slave_transaction_t));
|
|
|
|
slave_t.length=8*32;
|
2018-11-19 22:13:44 -05:00
|
|
|
slave_t.tx_buffer=slave_txbuf+i;
|
2017-09-22 05:47:06 -04:00
|
|
|
slave_t.rx_buffer=slave_rxbuf;
|
2020-09-08 05:05:49 -04:00
|
|
|
|
2018-09-30 07:00:06 -04:00
|
|
|
TEST_ESP_OK(spi_slave_queue_trans(TEST_SLAVE_HOST, &slave_t, portMAX_DELAY));
|
2017-09-22 05:47:06 -04:00
|
|
|
|
|
|
|
//send
|
|
|
|
spi_transaction_t t = {};
|
|
|
|
t.length = 32*(i+1);
|
|
|
|
if ( t.length != 0 ) {
|
2018-09-26 05:51:28 -04:00
|
|
|
t.tx_buffer = master_txbuf+i;
|
2017-09-22 05:47:06 -04:00
|
|
|
t.rx_buffer = master_rxbuf+i;
|
|
|
|
}
|
|
|
|
spi_device_transmit( spi, (spi_transaction_t*)&t );
|
|
|
|
|
|
|
|
//wait for end
|
2018-09-30 07:00:06 -04:00
|
|
|
TEST_ESP_OK(spi_slave_get_trans_result(TEST_SLAVE_HOST, &out, portMAX_DELAY));
|
2017-09-22 05:47:06 -04:00
|
|
|
|
|
|
|
//show result
|
|
|
|
ESP_LOGI(SLAVE_TAG, "trans_len: %d", slave_t.trans_len);
|
|
|
|
ESP_LOG_BUFFER_HEX( "master tx", t.tx_buffer, t.length/8 );
|
|
|
|
ESP_LOG_BUFFER_HEX( "master rx", t.rx_buffer, t.length/8 );
|
|
|
|
ESP_LOG_BUFFER_HEX( "slave tx", slave_t.tx_buffer, (slave_t.trans_len+7)/8);
|
|
|
|
ESP_LOG_BUFFER_HEX( "slave rx", slave_t.rx_buffer, (slave_t.trans_len+7)/8);
|
|
|
|
|
|
|
|
TEST_ASSERT_EQUAL_HEX8_ARRAY( t.tx_buffer, slave_t.rx_buffer, t.length/8 );
|
|
|
|
TEST_ASSERT_EQUAL_HEX8_ARRAY( slave_t.tx_buffer, t.rx_buffer, t.length/8 );
|
|
|
|
TEST_ASSERT_EQUAL( t.length, slave_t.trans_len );
|
|
|
|
|
|
|
|
//clean
|
|
|
|
memset( master_rxbuf, 0x66, sizeof(master_rxbuf));
|
|
|
|
memset( slave_rxbuf, 0x66, sizeof(slave_rxbuf));
|
|
|
|
}
|
2018-09-26 05:51:28 -04:00
|
|
|
|
2018-09-30 07:00:06 -04:00
|
|
|
TEST_ASSERT(spi_slave_free(TEST_SLAVE_HOST) == ESP_OK);
|
2018-09-26 05:51:28 -04:00
|
|
|
|
2017-09-22 05:47:06 -04:00
|
|
|
TEST_ASSERT(spi_bus_remove_device(spi) == ESP_OK);
|
2018-09-30 07:00:06 -04:00
|
|
|
TEST_ASSERT(spi_bus_free(TEST_SPI_HOST) == ESP_OK);
|
2017-09-22 05:47:06 -04:00
|
|
|
|
|
|
|
ESP_LOGI(MASTER_TAG, "test passed.");
|
|
|
|
}
|
2018-09-26 05:51:28 -04:00
|
|
|
|
2020-11-10 02:40:01 -05:00
|
|
|
#endif // !CONFIG_SPIRAM
|
2020-12-16 04:03:48 -05:00
|
|
|
|
|
|
|
#endif // !TEMPORARY_DISABLED_FOR_TARGETS
|
2020-11-16 01:22:24 -05:00
|
|
|
|
|
|
|
|
|
|
|
#if !DISABLED_FOR_TARGETS(ESP32, ESP32S2, ESP32S3)
|
|
|
|
//These tests are for chips which only have 1 SPI controller
|
|
|
|
/********************************************************************************
|
|
|
|
* Test By Master & Slave (2 boards)
|
|
|
|
*
|
|
|
|
* PIN | Master(C3) | Slave (C3) |
|
|
|
|
* ----| --------- | --------- |
|
|
|
|
* CS | 10 | 10 |
|
|
|
|
* CLK | 6 | 6 |
|
|
|
|
* MOSI| 7 | 7 |
|
|
|
|
* MISO| 2 | 2 |
|
|
|
|
* GND | GND | GND |
|
|
|
|
*
|
|
|
|
********************************************************************************/
|
|
|
|
#define BUF_SIZE 320
|
|
|
|
|
|
|
|
static void unaligned_test_master(void)
|
|
|
|
{
|
|
|
|
spi_bus_config_t buscfg = SPI_BUS_TEST_DEFAULT_CONFIG();
|
|
|
|
TEST_ESP_OK(spi_bus_initialize(TEST_SPI_HOST, &buscfg, 0));
|
|
|
|
|
|
|
|
spi_device_handle_t spi;
|
|
|
|
spi_device_interface_config_t devcfg = SPI_DEVICE_TEST_DEFAULT_CONFIG();
|
|
|
|
devcfg.clock_speed_hz = 4 * 1000 * 1000;
|
|
|
|
devcfg.queue_size = 7;
|
|
|
|
TEST_ESP_OK(spi_bus_add_device(TEST_SPI_HOST, &devcfg, &spi));
|
|
|
|
|
2021-02-07 21:43:14 -05:00
|
|
|
unity_send_signal("Master ready");
|
|
|
|
|
2020-11-16 01:22:24 -05:00
|
|
|
uint8_t *master_send_buf = heap_caps_malloc(BUF_SIZE, MALLOC_CAP_DMA);
|
|
|
|
uint8_t *master_recv_buf = heap_caps_calloc(BUF_SIZE, 1, MALLOC_CAP_DMA);
|
|
|
|
//This buffer is used for 2-board test and should be assigned totally the same as the ``test_slave_loop`` does.
|
|
|
|
uint8_t *slave_send_buf = heap_caps_malloc(BUF_SIZE, MALLOC_CAP_DMA);
|
|
|
|
srand(199);
|
|
|
|
for (int i = 0; i < BUF_SIZE; i++) {
|
|
|
|
master_send_buf[i] = rand();
|
|
|
|
}
|
|
|
|
srand(299);
|
|
|
|
for (int i = 0; i < BUF_SIZE; i++) {
|
|
|
|
slave_send_buf[i] = rand();
|
|
|
|
}
|
|
|
|
|
|
|
|
for (int i = 0; i < 4; i++) {
|
|
|
|
uint32_t length_in_bytes = 4 * (i + 1);
|
|
|
|
spi_transaction_t t = {
|
|
|
|
.tx_buffer = master_send_buf + i,
|
|
|
|
.rx_buffer = master_recv_buf,
|
|
|
|
.length = length_in_bytes * 8,
|
|
|
|
};
|
|
|
|
|
2021-02-07 21:43:14 -05:00
|
|
|
vTaskDelay(50);
|
|
|
|
unity_wait_for_signal("Slave ready");
|
2020-11-16 01:22:24 -05:00
|
|
|
TEST_ESP_OK(spi_device_transmit(spi, (spi_transaction_t*)&t));
|
|
|
|
|
|
|
|
//show result
|
|
|
|
ESP_LOG_BUFFER_HEX("master tx:", master_send_buf+i, length_in_bytes);
|
|
|
|
ESP_LOG_BUFFER_HEX("master rx:", master_recv_buf, length_in_bytes);
|
|
|
|
TEST_ASSERT_EQUAL_HEX8_ARRAY(slave_send_buf+i, master_recv_buf, length_in_bytes);
|
|
|
|
|
|
|
|
//clean
|
|
|
|
memset(master_recv_buf, 0x00, BUF_SIZE);
|
|
|
|
}
|
|
|
|
|
|
|
|
free(master_send_buf);
|
|
|
|
free(master_recv_buf);
|
|
|
|
free(slave_send_buf);
|
|
|
|
TEST_ASSERT(spi_bus_remove_device(spi) == ESP_OK);
|
|
|
|
TEST_ASSERT(spi_bus_free(TEST_SPI_HOST) == ESP_OK);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void unaligned_test_slave(void)
|
|
|
|
{
|
2021-02-07 21:43:14 -05:00
|
|
|
unity_wait_for_signal("Master ready");
|
2020-11-16 01:22:24 -05:00
|
|
|
spi_bus_config_t buscfg = SPI_BUS_TEST_DEFAULT_CONFIG();
|
|
|
|
spi_slave_interface_config_t slvcfg = SPI_SLAVE_TEST_DEFAULT_CONFIG();
|
2021-03-05 03:20:33 -05:00
|
|
|
TEST_ESP_OK(spi_slave_initialize(TEST_SPI_HOST, &buscfg, &slvcfg, SPI_DMA_CH_AUTO));
|
2020-11-16 01:22:24 -05:00
|
|
|
|
|
|
|
uint8_t *slave_send_buf = heap_caps_malloc(BUF_SIZE, MALLOC_CAP_DMA);
|
|
|
|
uint8_t *slave_recv_buf = heap_caps_calloc(BUF_SIZE, 1, MALLOC_CAP_DMA);
|
|
|
|
//This buffer is used for 2-board test and should be assigned totally the same as the ``test_slave_loop`` does.
|
|
|
|
uint8_t *master_send_buf = heap_caps_malloc(BUF_SIZE, MALLOC_CAP_DMA);
|
|
|
|
srand(199);
|
|
|
|
for (int i = 0; i < BUF_SIZE; i++) {
|
|
|
|
master_send_buf[i] = rand();
|
|
|
|
}
|
|
|
|
srand(299);
|
|
|
|
for (int i = 0; i < BUF_SIZE; i++) {
|
|
|
|
slave_send_buf[i] = rand();
|
|
|
|
}
|
|
|
|
|
|
|
|
for (int i = 0; i < 4; i++) {
|
|
|
|
uint32_t mst_length_in_bytes = 4 * (i + 1);
|
|
|
|
spi_slave_transaction_t slave_t = {
|
|
|
|
.tx_buffer = slave_send_buf + i,
|
|
|
|
.rx_buffer = slave_recv_buf,
|
|
|
|
.length = 32 * 8,
|
|
|
|
};
|
|
|
|
|
2021-02-07 21:43:14 -05:00
|
|
|
unity_send_signal("Slave ready");
|
2021-03-05 03:20:33 -05:00
|
|
|
TEST_ESP_OK(spi_slave_transmit(TEST_SPI_HOST, &slave_t, portMAX_DELAY));
|
2020-11-16 01:22:24 -05:00
|
|
|
|
|
|
|
//show result
|
|
|
|
ESP_LOGI(SLAVE_TAG, "trans_len: %d", slave_t.trans_len);
|
|
|
|
ESP_LOG_BUFFER_HEX("slave tx:", slave_send_buf + i, mst_length_in_bytes);
|
|
|
|
ESP_LOG_BUFFER_HEX("slave rx:", slave_recv_buf, mst_length_in_bytes);
|
|
|
|
|
|
|
|
TEST_ASSERT_EQUAL(mst_length_in_bytes * 8, slave_t.trans_len);
|
|
|
|
TEST_ASSERT_EQUAL_HEX8_ARRAY(master_send_buf + i, slave_recv_buf, mst_length_in_bytes);
|
|
|
|
|
|
|
|
//clean
|
|
|
|
memset(slave_recv_buf, 0x00, BUF_SIZE);
|
|
|
|
}
|
|
|
|
|
|
|
|
free(slave_send_buf);
|
|
|
|
free(slave_recv_buf);
|
|
|
|
free(master_send_buf);
|
2021-03-05 03:20:33 -05:00
|
|
|
TEST_ASSERT(spi_slave_free(TEST_SPI_HOST) == ESP_OK);
|
2020-11-16 01:22:24 -05:00
|
|
|
}
|
|
|
|
|
2021-02-07 21:43:14 -05:00
|
|
|
TEST_CASE_MULTIPLE_DEVICES("SPI_Slave_Unaligned_Test", "[spi_ms][test_env=Example_SPI_Multi_device][timeout=120]", unaligned_test_master, unaligned_test_slave);
|
2020-11-16 01:22:24 -05:00
|
|
|
|
|
|
|
#endif //#if !DISABLED_FOR_TARGETS(ESP32, ESP32S2, ESP32S3)
|