2021-03-10 20:48:30 -05:00
|
|
|
|
2021-12-13 23:38:15 -05:00
|
|
|
/*
|
2023-11-26 23:06:07 -05:00
|
|
|
* SPDX-FileCopyrightText: 2018-2023 Espressif Systems (Shanghai) CO LTD
|
2021-12-13 23:38:15 -05:00
|
|
|
*
|
|
|
|
* SPDX-License-Identifier: Apache-2.0
|
|
|
|
*/
|
2020-07-23 01:40:10 -04:00
|
|
|
|
|
|
|
#include <string.h>
|
|
|
|
#include "sdkconfig.h"
|
|
|
|
#include "esp_system.h"
|
|
|
|
#include "esp_private/system_internal.h"
|
|
|
|
#include "esp_attr.h"
|
|
|
|
#include "esp_log.h"
|
|
|
|
#include "esp_rom_uart.h"
|
|
|
|
#include "soc/dport_reg.h"
|
|
|
|
#include "soc/gpio_reg.h"
|
|
|
|
#include "soc/timer_group_reg.h"
|
2021-12-13 23:38:15 -05:00
|
|
|
#include "esp_cpu.h"
|
2020-07-23 01:40:10 -04:00
|
|
|
#include "soc/rtc.h"
|
2022-11-07 12:54:23 -05:00
|
|
|
#include "esp_private/rtc_clk.h"
|
2020-07-23 01:40:10 -04:00
|
|
|
#include "soc/syscon_reg.h"
|
2021-03-10 20:48:30 -05:00
|
|
|
#include "soc/rtc_periph.h"
|
2020-07-23 01:40:10 -04:00
|
|
|
#include "hal/wdt_hal.h"
|
2022-01-04 23:35:52 -05:00
|
|
|
#include "soc/soc_memory_layout.h"
|
2020-07-23 01:40:10 -04:00
|
|
|
|
2021-03-10 20:48:30 -05:00
|
|
|
#include "esp32s3/rom/cache.h"
|
|
|
|
#include "esp32s3/rom/rtc.h"
|
|
|
|
|
2022-01-04 23:35:52 -05:00
|
|
|
#define ALIGN_DOWN(val, align) ((val) & ~((align) - 1))
|
|
|
|
|
|
|
|
extern int _bss_end;
|
|
|
|
|
2023-05-04 23:19:37 -04:00
|
|
|
void IRAM_ATTR esp_system_reset_modules_on_exit(void)
|
|
|
|
{
|
|
|
|
// Flush any data left in UART FIFOs before reset the UART peripheral
|
2023-11-26 23:06:07 -05:00
|
|
|
for (int i = 0; i < SOC_UART_HP_NUM; ++i) {
|
|
|
|
if (uart_ll_is_enabled(i)) {
|
|
|
|
esp_rom_uart_tx_wait_idle(i);
|
|
|
|
}
|
|
|
|
}
|
2023-05-04 23:19:37 -04:00
|
|
|
|
|
|
|
// Reset wifi/bluetooth/ethernet/sdio (bb/mac)
|
|
|
|
SET_PERI_REG_MASK(SYSTEM_CORE_RST_EN_REG,
|
|
|
|
SYSTEM_WIFIBB_RST | SYSTEM_FE_RST | SYSTEM_WIFIMAC_RST | SYSTEM_SDIO_RST |
|
|
|
|
SYSTEM_EMAC_RST | SYSTEM_MACPWR_RST | SYSTEM_BTBB_RST | SYSTEM_BTBB_REG_RST |
|
|
|
|
SYSTEM_RW_BTMAC_RST | SYSTEM_RW_BTLP_RST | SYSTEM_RW_BTMAC_REG_RST | SYSTEM_RW_BTLP_REG_RST);
|
|
|
|
REG_WRITE(SYSTEM_CORE_RST_EN_REG, 0);
|
|
|
|
|
|
|
|
// Reset timer, systimer, spi, uart, mcpwm
|
|
|
|
SET_PERI_REG_MASK(SYSTEM_PERIP_RST_EN0_REG,
|
|
|
|
SYSTEM_TIMERS_RST | SYSTEM_SPI01_RST | SYSTEM_UART_RST | SYSTEM_SYSTIMER_RST |
|
|
|
|
SYSTEM_PWM0_RST | SYSTEM_PWM1_RST);
|
|
|
|
REG_WRITE(SYSTEM_PERIP_RST_EN0_REG, 0);
|
|
|
|
|
|
|
|
// Reset dma
|
|
|
|
SET_PERI_REG_MASK(SYSTEM_PERIP_RST_EN1_REG, SYSTEM_DMA_RST);
|
|
|
|
REG_WRITE(SYSTEM_PERIP_RST_EN1_REG, 0);
|
|
|
|
|
|
|
|
SET_PERI_REG_MASK(SYSTEM_EDMA_CTRL_REG, SYSTEM_EDMA_RESET);
|
|
|
|
CLEAR_PERI_REG_MASK(SYSTEM_EDMA_CTRL_REG, SYSTEM_EDMA_RESET);
|
|
|
|
}
|
|
|
|
|
2020-07-23 01:40:10 -04:00
|
|
|
/* "inner" restart function for after RTOS, interrupts & anything else on this
|
|
|
|
* core are already stopped. Stalls other core, resets hardware,
|
|
|
|
* triggers restart.
|
|
|
|
*/
|
|
|
|
void IRAM_ATTR esp_restart_noos(void)
|
|
|
|
{
|
|
|
|
// Disable interrupts
|
2023-10-27 05:41:49 -04:00
|
|
|
esp_cpu_intr_disable(0xFFFFFFFF);
|
2020-07-23 01:40:10 -04:00
|
|
|
|
|
|
|
// Enable RTC watchdog for 1 second
|
|
|
|
wdt_hal_context_t rtc_wdt_ctx;
|
|
|
|
wdt_hal_init(&rtc_wdt_ctx, WDT_RWDT, 0, false);
|
|
|
|
uint32_t stage_timeout_ticks = (uint32_t)(1000ULL * rtc_clk_slow_freq_get_hz() / 1000ULL);
|
|
|
|
wdt_hal_write_protect_disable(&rtc_wdt_ctx);
|
|
|
|
wdt_hal_config_stage(&rtc_wdt_ctx, WDT_STAGE0, stage_timeout_ticks, WDT_STAGE_ACTION_RESET_SYSTEM);
|
|
|
|
wdt_hal_config_stage(&rtc_wdt_ctx, WDT_STAGE1, stage_timeout_ticks, WDT_STAGE_ACTION_RESET_RTC);
|
|
|
|
//Enable flash boot mode so that flash booting after restart is protected by the RTC WDT.
|
|
|
|
wdt_hal_set_flashboot_en(&rtc_wdt_ctx, true);
|
|
|
|
wdt_hal_write_protect_enable(&rtc_wdt_ctx);
|
|
|
|
|
|
|
|
|
|
|
|
// Disable TG0/TG1 watchdogs
|
|
|
|
wdt_hal_context_t wdt0_context = {.inst = WDT_MWDT0, .mwdt_dev = &TIMERG0};
|
|
|
|
wdt_hal_write_protect_disable(&wdt0_context);
|
|
|
|
wdt_hal_disable(&wdt0_context);
|
|
|
|
wdt_hal_write_protect_enable(&wdt0_context);
|
|
|
|
|
|
|
|
wdt_hal_context_t wdt1_context = {.inst = WDT_MWDT1, .mwdt_dev = &TIMERG1};
|
|
|
|
wdt_hal_write_protect_disable(&wdt1_context);
|
|
|
|
wdt_hal_disable(&wdt1_context);
|
|
|
|
wdt_hal_write_protect_enable(&wdt1_context);
|
|
|
|
|
2022-01-04 23:35:52 -05:00
|
|
|
#ifdef CONFIG_SPIRAM_ALLOW_STACK_EXTERNAL_MEMORY
|
|
|
|
if (esp_ptr_external_ram(esp_cpu_get_sp())) {
|
|
|
|
// If stack_addr is from External Memory (CONFIG_SPIRAM_ALLOW_STACK_EXTERNAL_MEMORY is used)
|
|
|
|
// then need to switch SP to Internal Memory otherwise
|
|
|
|
// we will get the "Cache disabled but cached memory region accessed" error after Cache_Read_Disable.
|
|
|
|
uint32_t new_sp = ALIGN_DOWN(_bss_end, 16);
|
|
|
|
SET_STACK(new_sp);
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2020-07-23 01:40:10 -04:00
|
|
|
// Disable cache
|
|
|
|
Cache_Disable_ICache();
|
|
|
|
Cache_Disable_DCache();
|
|
|
|
|
2021-04-21 02:18:15 -04:00
|
|
|
// Reset and stall the other CPU.
|
|
|
|
// CPU must be reset before stalling, in case it was running a s32c1i
|
|
|
|
// instruction. This would cause memory pool to be locked by arbiter
|
|
|
|
// to the stalled CPU, preventing current CPU from accessing this pool.
|
2022-07-21 07:24:42 -04:00
|
|
|
const uint32_t core_id = esp_cpu_get_core_id();
|
2021-04-21 02:18:15 -04:00
|
|
|
#if !CONFIG_FREERTOS_UNICORE
|
|
|
|
const uint32_t other_core_id = (core_id == 0) ? 1 : 0;
|
2023-03-09 23:01:50 -05:00
|
|
|
esp_rom_software_reset_cpu(other_core_id);
|
2021-04-21 02:18:15 -04:00
|
|
|
esp_cpu_stall(other_core_id);
|
|
|
|
#endif
|
|
|
|
|
2020-07-23 01:40:10 -04:00
|
|
|
// 2nd stage bootloader reconfigures SPI flash signals.
|
|
|
|
// Reset them to the defaults expected by ROM.
|
|
|
|
WRITE_PERI_REG(GPIO_FUNC0_IN_SEL_CFG_REG, 0x30);
|
|
|
|
WRITE_PERI_REG(GPIO_FUNC1_IN_SEL_CFG_REG, 0x30);
|
|
|
|
WRITE_PERI_REG(GPIO_FUNC2_IN_SEL_CFG_REG, 0x30);
|
|
|
|
WRITE_PERI_REG(GPIO_FUNC3_IN_SEL_CFG_REG, 0x30);
|
|
|
|
WRITE_PERI_REG(GPIO_FUNC4_IN_SEL_CFG_REG, 0x30);
|
|
|
|
WRITE_PERI_REG(GPIO_FUNC5_IN_SEL_CFG_REG, 0x30);
|
|
|
|
|
2023-05-04 23:19:37 -04:00
|
|
|
// reset necessary peripheral modules
|
|
|
|
esp_system_reset_modules_on_exit();
|
2021-01-22 07:23:54 -05:00
|
|
|
|
2022-11-07 12:54:23 -05:00
|
|
|
// Set CPU back to XTAL source, same as hard reset, but keep BBPLL on so that USB Serial JTAG can log at 1st stage bootloader.
|
2020-07-23 01:40:10 -04:00
|
|
|
#if !CONFIG_IDF_ENV_FPGA
|
2022-11-07 12:54:23 -05:00
|
|
|
rtc_clk_cpu_set_to_default_config();
|
2020-07-23 01:40:10 -04:00
|
|
|
#endif
|
|
|
|
|
|
|
|
#if !CONFIG_FREERTOS_UNICORE
|
|
|
|
// Clear entry point for APP CPU
|
|
|
|
REG_WRITE(SYSTEM_CORE_1_CONTROL_1_REG, 0);
|
|
|
|
#endif
|
|
|
|
|
|
|
|
// Reset CPUs
|
|
|
|
if (core_id == 0) {
|
|
|
|
// Running on PRO CPU: APP CPU is stalled. Can reset both CPUs.
|
|
|
|
#if !CONFIG_FREERTOS_UNICORE
|
2023-03-09 23:01:50 -05:00
|
|
|
esp_rom_software_reset_cpu(1);
|
2020-07-23 01:40:10 -04:00
|
|
|
#endif
|
2023-03-09 23:01:50 -05:00
|
|
|
esp_rom_software_reset_cpu(0);
|
2020-07-23 01:40:10 -04:00
|
|
|
}
|
|
|
|
#if !CONFIG_FREERTOS_UNICORE
|
|
|
|
else {
|
|
|
|
// Running on APP CPU: need to reset PRO CPU and unstall it,
|
|
|
|
// then reset APP CPU
|
2023-03-09 23:01:50 -05:00
|
|
|
esp_rom_software_reset_cpu(0);
|
2020-07-23 01:40:10 -04:00
|
|
|
esp_cpu_unstall(0);
|
2023-03-09 23:01:50 -05:00
|
|
|
esp_rom_software_reset_cpu(1);
|
2020-07-23 01:40:10 -04:00
|
|
|
}
|
|
|
|
#endif
|
|
|
|
while (true) {
|
|
|
|
;
|
|
|
|
}
|
|
|
|
}
|