2022-01-11 22:30:29 -05:00
|
|
|
/*
|
2024-01-15 07:02:09 -05:00
|
|
|
* SPDX-FileCopyrightText: 2015-2024 Espressif Systems (Shanghai) CO LTD
|
2022-01-11 22:30:29 -05:00
|
|
|
*
|
|
|
|
* SPDX-License-Identifier: Apache-2.0
|
|
|
|
*/
|
2019-01-23 04:07:03 -05:00
|
|
|
|
|
|
|
// The HAL layer for SPI (common part, in iram)
|
|
|
|
// make these functions in a seperate file to make sure all LL functions are in the IRAM.
|
|
|
|
|
|
|
|
#include "hal/spi_hal.h"
|
2021-05-18 22:53:21 -04:00
|
|
|
#include "hal/assert.h"
|
2023-08-31 07:17:40 -04:00
|
|
|
#include "soc/ext_mem_defs.h"
|
2020-09-23 09:01:13 -04:00
|
|
|
#include "soc/soc_caps.h"
|
|
|
|
|
2020-09-08 22:21:49 -04:00
|
|
|
void spi_hal_setup_device(spi_hal_context_t *hal, const spi_hal_dev_config_t *dev)
|
2019-01-23 04:07:03 -05:00
|
|
|
{
|
|
|
|
//Configure clock settings
|
|
|
|
spi_dev_t *hw = hal->hw;
|
2022-01-11 22:30:29 -05:00
|
|
|
#if SOC_SPI_AS_CS_SUPPORTED
|
2020-09-08 22:21:49 -04:00
|
|
|
spi_ll_master_set_cksel(hw, dev->cs_pin_id, dev->as_cs);
|
2019-06-13 02:12:54 -04:00
|
|
|
#endif
|
2020-09-08 22:21:49 -04:00
|
|
|
spi_ll_master_set_pos_cs(hw, dev->cs_pin_id, dev->positive_cs);
|
|
|
|
spi_ll_master_set_clock_by_reg(hw, &dev->timing_conf.clock_reg);
|
2019-01-23 04:07:03 -05:00
|
|
|
//Configure bit order
|
2020-09-08 22:21:49 -04:00
|
|
|
spi_ll_set_rx_lsbfirst(hw, dev->rx_lsbfirst);
|
|
|
|
spi_ll_set_tx_lsbfirst(hw, dev->tx_lsbfirst);
|
|
|
|
spi_ll_master_set_mode(hw, dev->mode);
|
2019-01-23 04:07:03 -05:00
|
|
|
//Configure misc stuff
|
2020-09-08 22:21:49 -04:00
|
|
|
spi_ll_set_half_duplex(hw, dev->half_duplex);
|
|
|
|
spi_ll_set_sio_mode(hw, dev->sio);
|
2019-01-23 04:07:03 -05:00
|
|
|
//Configure CS pin and timing
|
2020-09-08 22:21:49 -04:00
|
|
|
spi_ll_master_set_cs_setup(hw, dev->cs_setup);
|
|
|
|
spi_ll_master_set_cs_hold(hw, dev->cs_hold);
|
|
|
|
spi_ll_master_select_cs(hw, dev->cs_pin_id);
|
2019-01-23 04:07:03 -05:00
|
|
|
}
|
|
|
|
|
2020-09-08 22:21:49 -04:00
|
|
|
void spi_hal_setup_trans(spi_hal_context_t *hal, const spi_hal_dev_config_t *dev, const spi_hal_trans_config_t *trans)
|
2019-01-23 04:07:03 -05:00
|
|
|
{
|
|
|
|
spi_dev_t *hw = hal->hw;
|
|
|
|
|
2019-04-26 13:29:48 -04:00
|
|
|
//clear int bit
|
2019-01-23 04:07:03 -05:00
|
|
|
spi_ll_clear_int_stat(hal->hw);
|
2019-04-26 13:29:48 -04:00
|
|
|
//We should be done with the transmission.
|
2021-05-18 22:53:21 -04:00
|
|
|
HAL_ASSERT(spi_ll_get_running_cmd(hw) == 0);
|
2021-07-09 04:46:27 -04:00
|
|
|
//set transaction line mode
|
|
|
|
spi_ll_master_set_line_mode(hw, trans->line_mode);
|
2019-01-23 04:07:03 -05:00
|
|
|
|
|
|
|
int extra_dummy = 0;
|
|
|
|
//when no_dummy is not set and in half-duplex mode, sets the dummy bit if RX phase exist
|
2020-09-08 22:21:49 -04:00
|
|
|
if (trans->rcv_buffer && !dev->no_compensate && dev->half_duplex) {
|
|
|
|
extra_dummy = dev->timing_conf.timing_dummy;
|
2019-01-23 04:07:03 -05:00
|
|
|
}
|
|
|
|
|
|
|
|
//SPI iface needs to be configured for a delay in some cases.
|
|
|
|
//configure dummy bits
|
2020-09-08 22:21:49 -04:00
|
|
|
spi_ll_set_dummy(hw, extra_dummy + trans->dummy_bits);
|
2019-01-23 04:07:03 -05:00
|
|
|
|
|
|
|
uint32_t miso_delay_num = 0;
|
|
|
|
uint32_t miso_delay_mode = 0;
|
2020-09-08 22:21:49 -04:00
|
|
|
if (dev->timing_conf.timing_miso_delay < 0) {
|
2019-01-23 04:07:03 -05:00
|
|
|
//if the data comes too late, delay half a SPI clock to improve reading
|
2020-09-08 22:21:49 -04:00
|
|
|
switch (dev->mode) {
|
2019-01-23 04:07:03 -05:00
|
|
|
case 0:
|
|
|
|
miso_delay_mode = 2;
|
|
|
|
break;
|
|
|
|
case 1:
|
|
|
|
miso_delay_mode = 1;
|
|
|
|
break;
|
|
|
|
case 2:
|
|
|
|
miso_delay_mode = 1;
|
|
|
|
break;
|
|
|
|
case 3:
|
|
|
|
miso_delay_mode = 2;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
miso_delay_num = 0;
|
|
|
|
} else {
|
|
|
|
//if the data is so fast that dummy_bit is used, delay some apb clocks to meet the timing
|
2020-09-08 22:21:49 -04:00
|
|
|
miso_delay_num = extra_dummy ? dev->timing_conf.timing_miso_delay : 0;
|
2019-01-23 04:07:03 -05:00
|
|
|
miso_delay_mode = 0;
|
|
|
|
}
|
|
|
|
spi_ll_set_miso_delay(hw, miso_delay_mode, miso_delay_num);
|
|
|
|
|
2020-09-08 22:21:49 -04:00
|
|
|
spi_ll_set_mosi_bitlen(hw, trans->tx_bitlen);
|
2019-01-23 04:07:03 -05:00
|
|
|
|
2020-09-08 22:21:49 -04:00
|
|
|
if (dev->half_duplex) {
|
|
|
|
spi_ll_set_miso_bitlen(hw, trans->rx_bitlen);
|
2019-01-23 04:07:03 -05:00
|
|
|
} else {
|
|
|
|
//rxlength is not used in full-duplex mode
|
2020-09-08 22:21:49 -04:00
|
|
|
spi_ll_set_miso_bitlen(hw, trans->tx_bitlen);
|
2019-01-23 04:07:03 -05:00
|
|
|
}
|
|
|
|
|
|
|
|
//Configure bit sizes, load addr and command
|
2020-09-08 22:21:49 -04:00
|
|
|
int cmdlen = trans->cmd_bits;
|
|
|
|
int addrlen = trans->addr_bits;
|
|
|
|
if (!dev->half_duplex && dev->cs_setup != 0) {
|
2019-01-23 04:07:03 -05:00
|
|
|
/* The command and address phase is not compatible with cs_ena_pretrans
|
|
|
|
* in full duplex mode.
|
|
|
|
*/
|
|
|
|
cmdlen = 0;
|
|
|
|
addrlen = 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
spi_ll_set_addr_bitlen(hw, addrlen);
|
|
|
|
spi_ll_set_command_bitlen(hw, cmdlen);
|
|
|
|
|
2020-09-08 22:21:49 -04:00
|
|
|
spi_ll_set_command(hw, trans->cmd, cmdlen, dev->tx_lsbfirst);
|
|
|
|
spi_ll_set_address(hw, trans->addr, addrlen, dev->tx_lsbfirst);
|
|
|
|
|
2021-05-12 23:53:44 -04:00
|
|
|
//Configure keep active CS
|
|
|
|
spi_ll_master_keep_cs(hw, trans->cs_keep_active);
|
|
|
|
|
2020-09-08 22:21:49 -04:00
|
|
|
//Save the transaction attributes for internal usage.
|
|
|
|
memcpy(&hal->trans_config, trans, sizeof(spi_hal_trans_config_t));
|
2019-01-23 04:07:03 -05:00
|
|
|
}
|
|
|
|
|
2023-12-28 06:58:54 -05:00
|
|
|
void spi_hal_enable_data_line(spi_dev_t *hw, bool mosi_ena, bool miso_ena)
|
2023-08-31 07:17:40 -04:00
|
|
|
{
|
2023-12-28 06:58:54 -05:00
|
|
|
spi_ll_enable_mosi(hw, mosi_ena);
|
|
|
|
spi_ll_enable_miso(hw, miso_ena);
|
2023-08-31 07:17:40 -04:00
|
|
|
}
|
|
|
|
|
2023-12-28 06:58:54 -05:00
|
|
|
void spi_hal_hw_prepare_rx(spi_dev_t *hw)
|
2019-01-23 04:07:03 -05:00
|
|
|
{
|
2023-12-28 06:58:54 -05:00
|
|
|
spi_ll_dma_rx_fifo_reset(hw);
|
|
|
|
spi_ll_infifo_full_clr(hw);
|
|
|
|
spi_ll_dma_rx_enable(hw, 1);
|
|
|
|
}
|
2020-09-14 05:33:10 -04:00
|
|
|
|
2023-12-28 06:58:54 -05:00
|
|
|
void spi_hal_hw_prepare_tx(spi_dev_t *hw)
|
|
|
|
{
|
|
|
|
spi_ll_dma_tx_fifo_reset(hw);
|
|
|
|
spi_ll_outfifo_empty_clr(hw);
|
|
|
|
spi_ll_dma_tx_enable(hw, 1);
|
2019-01-23 04:07:03 -05:00
|
|
|
}
|
|
|
|
|
|
|
|
void spi_hal_user_start(const spi_hal_context_t *hal)
|
|
|
|
{
|
2023-07-04 21:46:21 -04:00
|
|
|
spi_ll_apply_config(hal->hw);
|
|
|
|
spi_ll_user_start(hal->hw);
|
2019-01-23 04:07:03 -05:00
|
|
|
}
|
|
|
|
|
|
|
|
bool spi_hal_usr_is_done(const spi_hal_context_t *hal)
|
|
|
|
{
|
|
|
|
return spi_ll_usr_is_done(hal->hw);
|
|
|
|
}
|
|
|
|
|
2023-12-28 06:58:54 -05:00
|
|
|
void spi_hal_push_tx_buffer(const spi_hal_context_t *hal, const spi_hal_trans_config_t *hal_trans)
|
|
|
|
{
|
|
|
|
if (hal_trans->send_buffer) {
|
|
|
|
spi_ll_write_buffer(hal->hw, hal_trans->send_buffer, hal_trans->tx_bitlen);
|
|
|
|
}
|
|
|
|
//No need to setup anything for RX, we'll copy the result out of the work registers directly later.
|
|
|
|
}
|
|
|
|
|
2019-01-23 04:07:03 -05:00
|
|
|
void spi_hal_fetch_result(const spi_hal_context_t *hal)
|
|
|
|
{
|
2020-09-08 22:21:49 -04:00
|
|
|
const spi_hal_trans_config_t *trans = &hal->trans_config;
|
|
|
|
|
2023-12-28 06:58:54 -05:00
|
|
|
if (trans->rcv_buffer) {
|
2019-01-23 04:07:03 -05:00
|
|
|
//Need to copy from SPI regs to result buffer.
|
2020-09-08 22:21:49 -04:00
|
|
|
spi_ll_read_buffer(hal->hw, trans->rcv_buffer, trans->rx_bitlen);
|
2019-01-23 04:07:03 -05:00
|
|
|
}
|
|
|
|
}
|
2022-06-24 07:01:51 -04:00
|
|
|
|
|
|
|
#if SOC_SPI_SCT_SUPPORTED
|
|
|
|
/*------------------------------------------------------------------------------
|
|
|
|
* Segmented-Configure-Transfer
|
|
|
|
*----------------------------------------------------------------------------*/
|
2024-01-15 07:02:09 -05:00
|
|
|
void spi_hal_clear_intr_mask(spi_hal_context_t *hal, uint32_t mask) {
|
|
|
|
spi_ll_clear_intr(hal->hw, mask);
|
|
|
|
}
|
|
|
|
|
|
|
|
bool spi_hal_get_intr_mask(spi_hal_context_t *hal, uint32_t mask) {
|
|
|
|
return spi_ll_get_intr(hal->hw, mask);
|
|
|
|
}
|
|
|
|
|
|
|
|
void spi_hal_sct_set_conf_bits_len(spi_hal_context_t *hal, uint32_t conf_len) {
|
|
|
|
spi_ll_set_conf_phase_bits_len(hal->hw, conf_len);
|
|
|
|
}
|
|
|
|
|
2022-06-24 07:01:51 -04:00
|
|
|
void spi_hal_sct_init_conf_buffer(spi_hal_context_t *hal, uint32_t conf_buffer[SOC_SPI_SCT_BUFFER_NUM_MAX])
|
|
|
|
{
|
|
|
|
spi_ll_init_conf_buffer(hal->hw, conf_buffer);
|
|
|
|
}
|
|
|
|
|
|
|
|
void spi_hal_sct_format_conf_buffer(spi_hal_context_t *hal, const spi_hal_seg_config_t *config, const spi_hal_dev_config_t *dev, uint32_t conf_buffer[SOC_SPI_SCT_BUFFER_NUM_MAX])
|
|
|
|
{
|
2023-03-09 02:07:21 -05:00
|
|
|
spi_ll_format_line_mode_conf_buff(hal->hw, hal->trans_config.line_mode, conf_buffer);
|
2022-06-24 07:01:51 -04:00
|
|
|
spi_ll_format_prep_phase_conf_buffer(hal->hw, config->cs_setup, conf_buffer);
|
|
|
|
spi_ll_format_cmd_phase_conf_buffer(hal->hw, config->cmd, config->cmd_bits, dev->tx_lsbfirst, conf_buffer);
|
|
|
|
spi_ll_format_addr_phase_conf_buffer(hal->hw, config->addr, config->addr_bits, dev->rx_lsbfirst, conf_buffer);
|
|
|
|
spi_ll_format_dummy_phase_conf_buffer(hal->hw, config->dummy_bits, conf_buffer);
|
|
|
|
spi_ll_format_dout_phase_conf_buffer(hal->hw, config->tx_bitlen, conf_buffer);
|
|
|
|
spi_ll_format_din_phase_conf_buffer(hal->hw, config->rx_bitlen, conf_buffer);
|
|
|
|
spi_ll_format_done_phase_conf_buffer(hal->hw, config->cs_hold, conf_buffer);
|
2023-03-09 02:07:21 -05:00
|
|
|
spi_ll_format_conf_phase_conf_buffer(hal->hw, config->seg_end, conf_buffer);
|
|
|
|
#if CONFIG_IDF_TARGET_ESP32S2
|
|
|
|
// only s2 support update seg_gap_len by conf_buffer
|
|
|
|
spi_ll_format_conf_bitslen_buffer(hal->hw, config->seg_gap_len, conf_buffer);
|
|
|
|
#endif
|
2022-06-24 07:01:51 -04:00
|
|
|
}
|
|
|
|
|
|
|
|
#endif //#if SOC_SPI_SCT_SUPPORTED
|