2021-09-28 00:02:07 -04:00
|
|
|
/*
|
|
|
|
* SPDX-FileCopyrightText: 2021 Espressif Systems (Shanghai) CO LTD
|
|
|
|
*
|
|
|
|
* SPDX-License-Identifier: Apache-2.0
|
|
|
|
*/
|
2019-07-15 02:44:15 -04:00
|
|
|
|
2020-05-31 21:47:48 -04:00
|
|
|
|
2019-07-15 02:44:15 -04:00
|
|
|
// The HAL layer for I2S (common part)
|
|
|
|
|
|
|
|
#include "soc/soc.h"
|
2021-01-06 21:13:17 -05:00
|
|
|
#include "soc/soc_caps.h"
|
2019-07-15 02:44:15 -04:00
|
|
|
#include "hal/i2s_hal.h"
|
|
|
|
|
2021-06-15 03:43:03 -04:00
|
|
|
/**
|
|
|
|
* @brief Calculate the closest sample rate clock configuration.
|
|
|
|
* clock relationship:
|
|
|
|
* Fmclk = bck_div*fbck = fsclk/(mclk_div+b/a)
|
|
|
|
*
|
2021-08-02 07:17:29 -04:00
|
|
|
* @param clk_cfg I2S clock configuration(input)
|
2021-08-17 22:52:16 -04:00
|
|
|
* @param cal Point to `i2s_ll_mclk_div_t` structure(output).
|
2021-06-15 03:43:03 -04:00
|
|
|
*/
|
2021-08-17 22:52:16 -04:00
|
|
|
static void i2s_hal_mclk_div_decimal_cal(i2s_hal_clock_cfg_t *clk_cfg, i2s_ll_mclk_div_t *cal)
|
2019-07-15 02:44:15 -04:00
|
|
|
{
|
2021-06-15 03:43:03 -04:00
|
|
|
int ma = 0;
|
|
|
|
int mb = 0;
|
2021-08-02 07:17:29 -04:00
|
|
|
cal->mclk_div = clk_cfg->mclk_div;
|
2021-06-15 03:43:03 -04:00
|
|
|
cal->a = 1;
|
|
|
|
cal->b = 0;
|
2021-09-07 23:59:32 -04:00
|
|
|
/* If sclk = 0 means APLL clock applied, mclk_div should set to 1 */
|
2021-08-17 22:52:16 -04:00
|
|
|
if (!clk_cfg->sclk) {
|
2021-09-07 23:59:32 -04:00
|
|
|
cal->mclk_div = 1;
|
2021-08-17 22:52:16 -04:00
|
|
|
return;
|
|
|
|
}
|
2021-08-02 07:17:29 -04:00
|
|
|
uint32_t freq_diff = clk_cfg->sclk - clk_cfg->mclk * cal->mclk_div;
|
2021-06-15 03:43:03 -04:00
|
|
|
uint32_t min = ~0;
|
|
|
|
for (int a = 2; a <= I2S_LL_MCLK_DIVIDER_MAX; a++) {
|
|
|
|
for (int b = 1; b < a; b++) {
|
|
|
|
ma = freq_diff * a;
|
2021-08-02 07:17:29 -04:00
|
|
|
mb = clk_cfg->mclk * b;
|
2021-06-15 03:43:03 -04:00
|
|
|
if (ma == mb) {
|
|
|
|
cal->a = a;
|
|
|
|
cal->b = b;
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
if (abs((mb - ma)) < min) {
|
|
|
|
cal->a = a;
|
|
|
|
cal->b = b;
|
|
|
|
min = abs(mb - ma);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
2019-07-15 02:44:15 -04:00
|
|
|
}
|
|
|
|
|
2020-05-31 21:47:48 -04:00
|
|
|
void i2s_hal_set_clock_src(i2s_hal_context_t *hal, i2s_clock_src_t sel)
|
2019-07-15 02:44:15 -04:00
|
|
|
{
|
2021-07-20 09:03:52 -04:00
|
|
|
i2s_ll_tx_clk_set_src(hal->dev, sel);
|
|
|
|
i2s_ll_rx_clk_set_src(hal->dev, sel);
|
2019-07-15 02:44:15 -04:00
|
|
|
}
|
|
|
|
|
2021-08-02 07:17:29 -04:00
|
|
|
void i2s_hal_tx_clock_config(i2s_hal_context_t *hal, i2s_hal_clock_cfg_t *clk_cfg)
|
2019-07-15 02:44:15 -04:00
|
|
|
{
|
2021-08-17 22:52:16 -04:00
|
|
|
i2s_ll_mclk_div_t mclk_set;
|
2021-08-02 07:17:29 -04:00
|
|
|
i2s_hal_mclk_div_decimal_cal(clk_cfg, &mclk_set);
|
|
|
|
i2s_ll_tx_set_clk(hal->dev, &mclk_set);
|
|
|
|
i2s_ll_tx_set_bck_div_num(hal->dev, clk_cfg->bclk_div);
|
2019-07-15 02:44:15 -04:00
|
|
|
}
|
|
|
|
|
2021-08-02 07:17:29 -04:00
|
|
|
void i2s_hal_rx_clock_config(i2s_hal_context_t *hal, i2s_hal_clock_cfg_t *clk_cfg)
|
2019-07-15 02:44:15 -04:00
|
|
|
{
|
2021-08-17 22:52:16 -04:00
|
|
|
i2s_ll_mclk_div_t mclk_set;
|
2021-08-02 07:17:29 -04:00
|
|
|
i2s_hal_mclk_div_decimal_cal(clk_cfg, &mclk_set);
|
|
|
|
i2s_ll_rx_set_clk(hal->dev, &mclk_set);
|
|
|
|
i2s_ll_rx_set_bck_div_num(hal->dev, clk_cfg->bclk_div);
|
2019-07-15 02:44:15 -04:00
|
|
|
}
|
|
|
|
|
2020-05-31 21:47:48 -04:00
|
|
|
void i2s_hal_enable_master_fd_mode(i2s_hal_context_t *hal)
|
2019-07-15 02:44:15 -04:00
|
|
|
{
|
2021-08-02 07:17:29 -04:00
|
|
|
i2s_ll_tx_set_slave_mod(hal->dev, false); //TX master
|
|
|
|
i2s_ll_rx_set_slave_mod(hal->dev, true); //RX Slave
|
2019-07-15 02:44:15 -04:00
|
|
|
}
|
|
|
|
|
2020-05-31 21:47:48 -04:00
|
|
|
void i2s_hal_enable_slave_fd_mode(i2s_hal_context_t *hal)
|
2019-07-15 02:44:15 -04:00
|
|
|
{
|
2021-08-02 07:17:29 -04:00
|
|
|
i2s_ll_tx_set_slave_mod(hal->dev, true); //TX Slave
|
|
|
|
i2s_ll_rx_set_slave_mod(hal->dev, true); //RX Slave
|
2020-05-31 21:47:48 -04:00
|
|
|
}
|
|
|
|
|
2021-08-17 22:52:16 -04:00
|
|
|
void i2s_hal_init(i2s_hal_context_t *hal, int i2s_num)
|
2020-05-31 21:47:48 -04:00
|
|
|
{
|
2021-08-02 07:17:29 -04:00
|
|
|
/* Get hardware instance */
|
2020-05-31 21:47:48 -04:00
|
|
|
hal->dev = I2S_LL_GET_HW(i2s_num);
|
2021-08-02 07:17:29 -04:00
|
|
|
}
|
|
|
|
|
2021-07-20 09:03:52 -04:00
|
|
|
#if SOC_I2S_SUPPORTS_PDM_TX
|
2021-08-02 07:17:29 -04:00
|
|
|
void i2s_hal_tx_set_pdm_mode_default(i2s_hal_context_t *hal, uint32_t sample_rate)
|
|
|
|
{
|
2021-07-20 09:03:52 -04:00
|
|
|
/* enable pdm tx mode */
|
|
|
|
i2s_ll_tx_enable_pdm(hal->dev, true);
|
2021-09-28 00:02:07 -04:00
|
|
|
#if SOC_I2S_SUPPORTS_TDM
|
|
|
|
i2s_ll_tx_enable_clock(hal->dev);
|
|
|
|
i2s_ll_tx_clk_set_src(hal->dev, I2S_CLK_D2CLK); // Set I2S_CLK_D2CLK as default
|
|
|
|
i2s_ll_mclk_use_tx_clk(hal->dev);
|
2021-09-28 00:04:34 -04:00
|
|
|
/* Still need to enable the first 2 TDM channel mask to get the correct number of frame */
|
|
|
|
i2s_ll_tx_set_active_chan_mask(hal->dev, I2S_TDM_ACTIVE_CH0 | I2S_TDM_ACTIVE_CH1);
|
2021-09-28 00:02:07 -04:00
|
|
|
#else
|
|
|
|
i2s_ll_tx_force_enable_fifo_mod(hal->dev, true);
|
|
|
|
#endif
|
2021-07-20 09:03:52 -04:00
|
|
|
/* set pdm tx default presacle */
|
|
|
|
i2s_ll_tx_set_pdm_prescale(hal->dev, 0);
|
|
|
|
/* set pdm tx default sacle of high pass filter */
|
|
|
|
i2s_ll_tx_set_pdm_hp_scale(hal->dev, I2S_PDM_SIG_SCALING_MUL_1);
|
|
|
|
/* set pdm tx default sacle of low pass filter */
|
|
|
|
i2s_ll_tx_set_pdm_lp_scale(hal->dev, I2S_PDM_SIG_SCALING_MUL_1);
|
|
|
|
/* set pdm tx default sacle of sinc filter */
|
|
|
|
i2s_ll_tx_set_pdm_sinc_scale(hal->dev, I2S_PDM_SIG_SCALING_MUL_1);
|
|
|
|
/* set pdm tx default sacle of sigma-delta filter */
|
|
|
|
i2s_ll_tx_set_pdm_sd_scale(hal->dev, I2S_PDM_SIG_SCALING_MUL_1);
|
|
|
|
/* set pdm tx sample rate */
|
|
|
|
i2s_ll_tx_set_pdm_fpfs(hal->dev, 960, sample_rate / 100);
|
|
|
|
|
|
|
|
#if SOC_I2S_SUPPORTS_PDM_CODEC
|
|
|
|
/* enable pdm high pass filter */
|
|
|
|
i2s_ll_tx_enable_pdm_hp_filter(hal->dev, true);
|
|
|
|
/* set pdm tx high pass filter parameters */
|
|
|
|
i2s_ll_tx_set_pdm_hp_filter_param0(hal->dev, 6);
|
|
|
|
i2s_ll_tx_set_pdm_hp_filter_param5(hal->dev, 7);
|
|
|
|
/* enable pdm sigma-delta codec */
|
|
|
|
i2s_ll_tx_enable_pdm_sd_codec(hal->dev, true);
|
|
|
|
/* set pdm tx sigma-delta codec dither */
|
|
|
|
i2s_ll_tx_set_pdm_sd_dither(hal->dev, 0);
|
|
|
|
i2s_ll_tx_set_pdm_sd_dither2(hal->dev, 0);
|
|
|
|
|
|
|
|
#endif // SOC_I2S_SUPPORTS_PDM_CODEC
|
|
|
|
}
|
2021-08-02 07:17:29 -04:00
|
|
|
#endif // SOC_I2S_SUPPORTS_PDM_TX
|
2021-07-20 09:03:52 -04:00
|
|
|
|
2021-08-02 07:17:29 -04:00
|
|
|
#if SOC_I2S_SUPPORTS_PDM_RX
|
2021-07-27 03:54:31 -04:00
|
|
|
void i2s_hal_rx_set_pdm_mode_default(i2s_hal_context_t *hal)
|
2021-07-20 09:03:52 -04:00
|
|
|
{
|
|
|
|
/* enable pdm rx mode */
|
|
|
|
i2s_ll_rx_enable_pdm(hal->dev, true);
|
|
|
|
/* set pdm rx downsample number */
|
|
|
|
i2s_ll_rx_set_pdm_dsr(hal->dev, I2S_PDM_DSR_8S);
|
2021-09-28 00:02:07 -04:00
|
|
|
#if SOC_I2S_SUPPORTS_TDM
|
|
|
|
i2s_ll_rx_enable_clock(hal->dev);
|
|
|
|
i2s_ll_rx_clk_set_src(hal->dev, I2S_CLK_D2CLK); // Set I2S_CLK_D2CLK as default
|
|
|
|
i2s_ll_mclk_use_rx_clk(hal->dev);
|
2021-09-28 00:04:34 -04:00
|
|
|
/* Still need to enable the first 2 TDM channel mask to get the correct number of frame */
|
|
|
|
i2s_ll_rx_set_active_chan_mask(hal->dev, I2S_TDM_ACTIVE_CH0 | I2S_TDM_ACTIVE_CH1);
|
2021-09-28 00:02:07 -04:00
|
|
|
#else
|
|
|
|
i2s_ll_rx_force_enable_fifo_mod(hal->dev, true);
|
|
|
|
#endif
|
2021-07-20 09:03:52 -04:00
|
|
|
}
|
2021-08-02 07:17:29 -04:00
|
|
|
#endif // SOC_I2S_SUPPORTS_PDM_RX
|
2021-07-20 09:03:52 -04:00
|
|
|
|
|
|
|
|
2021-07-27 03:54:31 -04:00
|
|
|
void i2s_hal_tx_set_common_mode(i2s_hal_context_t *hal, const i2s_hal_config_t *hal_cfg)
|
2021-07-20 09:03:52 -04:00
|
|
|
{
|
2021-08-02 07:17:29 -04:00
|
|
|
/* Disable PDM tx mode and enable TDM mode (if support) */
|
2021-07-20 09:03:52 -04:00
|
|
|
i2s_ll_tx_enable_pdm(hal->dev, false);
|
|
|
|
|
|
|
|
#if SOC_I2S_SUPPORTS_TDM
|
|
|
|
i2s_ll_tx_enable_clock(hal->dev);
|
|
|
|
i2s_ll_tx_clk_set_src(hal->dev, I2S_CLK_D2CLK); // Set I2S_CLK_D2CLK as default
|
|
|
|
i2s_ll_mclk_use_tx_clk(hal->dev);
|
|
|
|
|
|
|
|
i2s_ll_tx_set_active_chan_mask(hal->dev, hal_cfg->chan_mask);
|
2021-10-14 23:00:27 -04:00
|
|
|
// In TDM mode(more than 2 channels), the ws polarity should be high first.
|
|
|
|
if (hal_cfg->total_chan > 2) {
|
|
|
|
i2s_ll_tx_set_ws_idle_pol(hal->dev, true);
|
|
|
|
}
|
2021-07-27 03:54:31 -04:00
|
|
|
i2s_ll_tx_enable_left_align(hal->dev, hal_cfg->left_align);
|
|
|
|
i2s_ll_tx_enable_big_endian(hal->dev, hal_cfg->big_edin);
|
|
|
|
i2s_ll_tx_set_bit_order(hal->dev, hal_cfg->bit_order_msb);
|
|
|
|
i2s_ll_tx_set_skip_mask(hal->dev, hal_cfg->skip_msk);
|
2020-05-31 21:47:48 -04:00
|
|
|
#else
|
2021-07-20 09:03:52 -04:00
|
|
|
i2s_ll_tx_enable_msb_right(hal->dev, false);
|
|
|
|
i2s_ll_tx_enable_right_first(hal->dev, false);
|
|
|
|
i2s_ll_tx_force_enable_fifo_mod(hal->dev, true);
|
2020-05-31 21:47:48 -04:00
|
|
|
#endif
|
2020-04-10 04:44:56 -04:00
|
|
|
}
|
|
|
|
|
2021-07-27 03:54:31 -04:00
|
|
|
void i2s_hal_rx_set_common_mode(i2s_hal_context_t *hal, const i2s_hal_config_t *hal_cfg)
|
2019-07-15 02:44:15 -04:00
|
|
|
{
|
2021-08-02 07:17:29 -04:00
|
|
|
/* Disable PDM rx mode and enable TDM rx mode (if support)*/
|
2021-07-20 09:03:52 -04:00
|
|
|
i2s_ll_rx_enable_pdm(hal->dev, false);
|
|
|
|
|
2020-05-31 21:47:48 -04:00
|
|
|
#if SOC_I2S_SUPPORTS_TDM
|
2021-07-20 09:03:52 -04:00
|
|
|
i2s_ll_rx_enable_clock(hal->dev);
|
|
|
|
i2s_ll_rx_clk_set_src(hal->dev, I2S_CLK_D2CLK); // Set I2S_CLK_D2CLK as default
|
|
|
|
i2s_ll_mclk_use_rx_clk(hal->dev);
|
|
|
|
|
|
|
|
i2s_ll_rx_set_active_chan_mask(hal->dev, hal_cfg->chan_mask);
|
2021-10-14 23:00:27 -04:00
|
|
|
// In TDM mode(more than 2 channels), the ws polarity should be high first.
|
|
|
|
if (hal_cfg->total_chan > 2) {
|
|
|
|
i2s_ll_rx_set_ws_idle_pol(hal->dev, true);
|
|
|
|
}
|
2021-07-27 03:54:31 -04:00
|
|
|
i2s_ll_rx_enable_left_align(hal->dev, hal_cfg->left_align);
|
|
|
|
i2s_ll_rx_enable_big_endian(hal->dev, hal_cfg->big_edin);
|
|
|
|
i2s_ll_rx_set_bit_order(hal->dev, hal_cfg->bit_order_msb);
|
2020-05-31 21:47:48 -04:00
|
|
|
#else
|
2021-07-20 09:03:52 -04:00
|
|
|
i2s_ll_rx_enable_msb_right(hal->dev, false);
|
|
|
|
i2s_ll_rx_enable_right_first(hal->dev, false);
|
|
|
|
i2s_ll_rx_force_enable_fifo_mod(hal->dev, true);
|
2020-05-31 21:47:48 -04:00
|
|
|
#endif
|
2021-07-20 09:03:52 -04:00
|
|
|
}
|
|
|
|
|
|
|
|
static uint32_t i2s_hal_get_ws_bit(i2s_comm_format_t fmt, uint32_t chan_num, uint32_t chan_bits)
|
|
|
|
{
|
|
|
|
switch (fmt) {
|
|
|
|
case I2S_COMM_FORMAT_STAND_MSB:
|
|
|
|
return chan_num * chan_bits / 2;
|
|
|
|
case I2S_COMM_FORMAT_STAND_PCM_SHORT:
|
|
|
|
return 1;
|
|
|
|
case I2S_COMM_FORMAT_STAND_PCM_LONG:
|
|
|
|
return chan_bits;
|
|
|
|
default: //I2S_COMM_FORMAT_STAND_I2S
|
|
|
|
return chan_num * chan_bits / 2;
|
2020-05-31 21:47:48 -04:00
|
|
|
}
|
|
|
|
}
|
2019-07-15 02:44:15 -04:00
|
|
|
|
2021-07-20 09:03:52 -04:00
|
|
|
void i2s_hal_tx_set_channel_style(i2s_hal_context_t *hal, const i2s_hal_config_t *hal_cfg)
|
2020-05-31 21:47:48 -04:00
|
|
|
{
|
2021-07-20 09:03:52 -04:00
|
|
|
uint32_t chan_num = 2;
|
2021-08-02 07:17:29 -04:00
|
|
|
uint32_t chan_bits = hal_cfg->chan_bits;
|
|
|
|
uint32_t data_bits = hal_cfg->sample_bits;
|
2021-08-16 01:32:22 -04:00
|
|
|
bool is_mono = (hal_cfg->chan_fmt == I2S_CHANNEL_FMT_ONLY_RIGHT) ||
|
|
|
|
(hal_cfg->chan_fmt == I2S_CHANNEL_FMT_ONLY_LEFT);
|
2021-06-15 03:43:03 -04:00
|
|
|
|
2021-07-20 09:03:52 -04:00
|
|
|
/* Set channel number and valid data bits */
|
2021-06-15 03:43:03 -04:00
|
|
|
#if SOC_I2S_SUPPORTS_TDM
|
2021-07-20 09:03:52 -04:00
|
|
|
chan_num = hal_cfg->total_chan;
|
|
|
|
i2s_ll_tx_set_chan_num(hal->dev, chan_num);
|
|
|
|
#endif
|
|
|
|
i2s_ll_tx_set_sample_bit(hal->dev, chan_bits, data_bits);
|
2021-08-16 01:32:22 -04:00
|
|
|
i2s_ll_tx_enable_mono_mode(hal->dev, is_mono);
|
2021-06-15 03:43:03 -04:00
|
|
|
|
2021-07-20 09:03:52 -04:00
|
|
|
/* Set communication format */
|
|
|
|
bool shift_en = hal_cfg->comm_fmt == I2S_COMM_FORMAT_STAND_I2S ? true : false;
|
|
|
|
uint32_t ws_width = i2s_hal_get_ws_bit(hal_cfg->comm_fmt, chan_num, chan_bits);
|
|
|
|
i2s_ll_tx_enable_msb_shift(hal->dev, shift_en);
|
|
|
|
i2s_ll_tx_set_ws_width(hal->dev, ws_width);
|
|
|
|
#if SOC_I2S_SUPPORTS_TDM
|
|
|
|
i2s_ll_tx_set_half_sample_bit(hal->dev, chan_num * chan_bits / 2);
|
2021-06-15 03:43:03 -04:00
|
|
|
#endif
|
2021-07-20 09:03:52 -04:00
|
|
|
}
|
2021-06-15 03:43:03 -04:00
|
|
|
|
2021-07-20 09:03:52 -04:00
|
|
|
void i2s_hal_rx_set_channel_style(i2s_hal_context_t *hal, const i2s_hal_config_t *hal_cfg)
|
|
|
|
{
|
|
|
|
uint32_t chan_num = 2;
|
2021-08-02 07:17:29 -04:00
|
|
|
uint32_t chan_bits = hal_cfg->chan_bits;
|
|
|
|
uint32_t data_bits = hal_cfg->sample_bits;
|
2021-08-16 01:32:22 -04:00
|
|
|
bool is_mono = (hal_cfg->chan_fmt == I2S_CHANNEL_FMT_ONLY_RIGHT) ||
|
|
|
|
(hal_cfg->chan_fmt == I2S_CHANNEL_FMT_ONLY_LEFT);
|
2021-06-15 03:43:03 -04:00
|
|
|
|
|
|
|
#if SOC_I2S_SUPPORTS_TDM
|
2021-07-20 09:03:52 -04:00
|
|
|
chan_num = hal_cfg->total_chan;
|
|
|
|
i2s_ll_rx_set_chan_num(hal->dev, chan_num);
|
|
|
|
#endif
|
|
|
|
i2s_ll_rx_set_sample_bit(hal->dev, chan_bits, data_bits);
|
2021-08-16 01:32:22 -04:00
|
|
|
i2s_ll_rx_enable_mono_mode(hal->dev, is_mono);
|
2021-06-15 03:43:03 -04:00
|
|
|
|
2021-07-20 09:03:52 -04:00
|
|
|
/* Set communication format */
|
|
|
|
bool shift_en = hal_cfg->comm_fmt == I2S_COMM_FORMAT_STAND_I2S ? true : false;
|
|
|
|
uint32_t ws_width = i2s_hal_get_ws_bit(hal_cfg->comm_fmt, chan_num, chan_bits);
|
|
|
|
i2s_ll_rx_enable_msb_shift(hal->dev, shift_en);
|
|
|
|
i2s_ll_rx_set_ws_width(hal->dev, ws_width);
|
|
|
|
#if SOC_I2S_SUPPORTS_TDM
|
|
|
|
i2s_ll_rx_set_half_sample_bit(hal->dev, chan_num * chan_bits / 2);
|
2021-06-15 03:43:03 -04:00
|
|
|
#endif
|
2021-07-20 09:03:52 -04:00
|
|
|
}
|
|
|
|
|
2021-08-17 22:52:16 -04:00
|
|
|
void i2s_hal_config_param(i2s_hal_context_t *hal, const i2s_hal_config_t *hal_cfg)
|
2021-07-20 09:03:52 -04:00
|
|
|
{
|
2021-08-17 22:52:16 -04:00
|
|
|
#if SOC_I2S_SUPPORTS_ADC
|
|
|
|
if (hal_cfg->mode & I2S_MODE_ADC_BUILT_IN) {
|
|
|
|
/* In ADC built-in mode, we need to call i2s_set_adc_mode to initialize the specific ADC channel.
|
|
|
|
* In the current stage, we only support ADC1 and single channel mode.
|
|
|
|
* In default data mode, the ADC data is in 12-bit resolution mode.
|
|
|
|
*/
|
|
|
|
i2s_ll_enable_builtin_adc(hal->dev, true);
|
2021-08-02 07:17:29 -04:00
|
|
|
return;
|
|
|
|
}
|
2021-08-17 22:52:16 -04:00
|
|
|
i2s_ll_enable_builtin_adc(hal->dev, false);
|
|
|
|
#endif
|
|
|
|
#if SOC_I2S_SUPPORTS_DAC
|
|
|
|
if (hal_cfg->mode & I2S_MODE_DAC_BUILT_IN) {
|
|
|
|
i2s_ll_enable_builtin_dac(hal->dev, true);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
i2s_ll_enable_builtin_dac(hal->dev, false);
|
2021-08-02 07:17:29 -04:00
|
|
|
#endif
|
|
|
|
/* Set configurations for TX mode */
|
2021-06-15 03:43:03 -04:00
|
|
|
if (hal_cfg->mode & I2S_MODE_TX) {
|
2021-07-20 09:03:52 -04:00
|
|
|
i2s_ll_tx_stop(hal->dev);
|
|
|
|
i2s_ll_tx_reset(hal->dev);
|
|
|
|
i2s_ll_tx_set_slave_mod(hal->dev, (hal_cfg->mode & I2S_MODE_SLAVE) != 0); //TX Slave
|
2021-08-02 07:17:29 -04:00
|
|
|
#if SOC_I2S_SUPPORTS_PDM_TX
|
2021-06-17 06:49:44 -04:00
|
|
|
if (hal_cfg->mode & I2S_MODE_PDM) {
|
2021-07-20 09:03:52 -04:00
|
|
|
/* Set tx pdm mode */
|
2021-07-27 03:54:31 -04:00
|
|
|
i2s_hal_tx_set_pdm_mode_default(hal, hal_cfg->sample_rate);
|
2021-08-02 07:17:29 -04:00
|
|
|
} else
|
|
|
|
#endif
|
|
|
|
{
|
2021-07-20 09:03:52 -04:00
|
|
|
/* Set tx common mode */
|
|
|
|
i2s_hal_tx_set_common_mode(hal, hal_cfg);
|
2020-05-31 21:47:48 -04:00
|
|
|
}
|
2021-09-28 00:02:07 -04:00
|
|
|
i2s_hal_tx_set_channel_style(hal, hal_cfg);
|
2021-06-15 03:43:03 -04:00
|
|
|
}
|
2021-08-02 07:17:29 -04:00
|
|
|
|
|
|
|
/* Set configurations for RX mode */
|
2021-06-15 03:43:03 -04:00
|
|
|
if (hal_cfg->mode & I2S_MODE_RX) {
|
2021-07-20 09:03:52 -04:00
|
|
|
i2s_ll_rx_stop(hal->dev);
|
|
|
|
i2s_ll_rx_reset(hal->dev);
|
|
|
|
i2s_ll_rx_set_slave_mod(hal->dev, (hal_cfg->mode & I2S_MODE_SLAVE) != 0); //RX Slave
|
2021-08-02 07:17:29 -04:00
|
|
|
#if SOC_I2S_SUPPORTS_PDM_RX
|
2021-06-17 06:49:44 -04:00
|
|
|
if (hal_cfg->mode & I2S_MODE_PDM) {
|
2021-07-20 09:03:52 -04:00
|
|
|
/* Set rx pdm mode */
|
2021-07-27 03:54:31 -04:00
|
|
|
i2s_hal_rx_set_pdm_mode_default(hal);
|
2021-08-02 07:17:29 -04:00
|
|
|
} else
|
|
|
|
#endif
|
|
|
|
{
|
2021-07-20 09:03:52 -04:00
|
|
|
/* Set rx common mode */
|
|
|
|
i2s_hal_rx_set_common_mode(hal, hal_cfg);
|
2020-05-31 21:47:48 -04:00
|
|
|
}
|
2021-09-28 00:02:07 -04:00
|
|
|
i2s_hal_rx_set_channel_style(hal, hal_cfg);
|
2020-05-31 21:47:48 -04:00
|
|
|
}
|
2021-08-02 07:17:29 -04:00
|
|
|
|
|
|
|
/* Set configurations for full-duplex mode */
|
2021-08-17 22:52:16 -04:00
|
|
|
if ((hal_cfg->mode & I2S_MODE_RX) && (hal_cfg->mode & I2S_MODE_TX)) {
|
|
|
|
i2s_ll_share_bck_ws(hal->dev, true);
|
2021-08-02 07:17:29 -04:00
|
|
|
if (hal_cfg->mode & I2S_MODE_MASTER) {
|
|
|
|
i2s_hal_enable_master_fd_mode(hal);
|
|
|
|
} else {
|
|
|
|
i2s_hal_enable_slave_fd_mode(hal);
|
|
|
|
}
|
|
|
|
}
|
2019-07-15 02:44:15 -04:00
|
|
|
}
|
2021-09-28 00:04:34 -04:00
|
|
|
|
|
|
|
void i2s_hal_start_tx(i2s_hal_context_t *hal)
|
|
|
|
{
|
|
|
|
#if SOC_I2S_SUPPORTS_TDM
|
|
|
|
i2s_ll_tx_enable_clock(hal->dev);
|
|
|
|
#endif
|
|
|
|
i2s_ll_tx_start(hal->dev);
|
|
|
|
}
|
|
|
|
|
|
|
|
void i2s_hal_start_rx(i2s_hal_context_t *hal)
|
|
|
|
{
|
|
|
|
#if SOC_I2S_SUPPORTS_TDM
|
|
|
|
i2s_ll_rx_enable_clock(hal->dev);
|
|
|
|
#endif
|
|
|
|
i2s_ll_rx_start(hal->dev);
|
|
|
|
}
|
|
|
|
|
|
|
|
void i2s_hal_stop_tx(i2s_hal_context_t *hal)
|
|
|
|
{
|
|
|
|
i2s_ll_tx_stop(hal->dev);
|
|
|
|
#if SOC_I2S_SUPPORTS_TDM
|
|
|
|
i2s_ll_tx_disable_clock(hal->dev);
|
|
|
|
#endif
|
|
|
|
}
|
|
|
|
|
|
|
|
void i2s_hal_stop_rx(i2s_hal_context_t *hal)
|
|
|
|
{
|
|
|
|
i2s_ll_rx_stop(hal->dev);
|
|
|
|
#if SOC_I2S_SUPPORTS_TDM
|
|
|
|
i2s_ll_rx_disable_clock(hal->dev);
|
|
|
|
#endif
|
|
|
|
}
|