2017-01-18 07:05:26 -05:00
menu "ESP32-specific"
2016-08-17 11:08:22 -04:00
2016-09-13 06:10:58 -04:00
choice ESP32_DEFAULT_CPU_FREQ_MHZ
prompt "CPU frequency"
2017-04-11 03:44:43 -04:00
default ESP32_DEFAULT_CPU_FREQ_160
2016-09-13 06:10:58 -04:00
help
CPU frequency to be set on application startup.
config ESP32_DEFAULT_CPU_FREQ_80
bool "80 MHz"
config ESP32_DEFAULT_CPU_FREQ_160
bool "160 MHz"
config ESP32_DEFAULT_CPU_FREQ_240
bool "240 MHz"
endchoice
config ESP32_DEFAULT_CPU_FREQ_MHZ
int
default 80 if ESP32_DEFAULT_CPU_FREQ_80
default 160 if ESP32_DEFAULT_CPU_FREQ_160
default 240 if ESP32_DEFAULT_CPU_FREQ_240
2017-07-20 04:26:35 -04:00
config SPIRAM_SUPPORT
bool "Support for external, SPI-connected RAM"
default "n"
help
This enables support for an external SPI RAM chip, connected in parallel with the
main SPI flash chip.
menu "SPI RAM config"
depends on SPIRAM_SUPPORT
config SPIRAM_BOOT_INIT
bool "Initialize SPI RAM when booting the ESP32"
default "y"
help
If this is enabled, the SPI RAM will be enabled during initial boot. Unless you
have specific requirements, you'll want to leave this enabled so memory allocated
during boot-up can also be placed in SPI RAM.
2018-02-05 22:27:17 -05:00
config SPIRAM_IGNORE_NOTFOUND
bool "Ignore PSRAM when not found"
default "n"
depends on SPIRAM_BOOT_INIT
help
Normally, if psram initialization is enabled during compile time but not found at runtime, it
is seen as an error making the ESP32 panic. If this is enabled, the ESP32 will keep on
running but will not add the (non-existing) RAM to any allocator.
2017-07-20 04:26:35 -04:00
choice SPIRAM_USE
prompt "SPI RAM access method"
2017-09-22 04:02:39 -04:00
default SPIRAM_USE_MALLOC
2017-07-20 04:26:35 -04:00
help
The SPI RAM can be accessed in multiple methods: by just having it available as an unmanaged
memory region in the ESP32 memory map, by integrating it in the ESP32s heap as 'special' memory
needing heap_caps_malloc to allocate, or by fully integrating it making malloc() also able to
return SPI RAM pointers.
config SPIRAM_USE_MEMMAP
bool "Integrate RAM into ESP32 memory map"
config SPIRAM_USE_CAPS_ALLOC
2017-09-05 05:29:57 -04:00
bool "Make RAM allocatable using heap_caps_malloc(..., MALLOC_CAP_SPIRAM)"
2017-07-20 04:26:35 -04:00
config SPIRAM_USE_MALLOC
2017-09-22 04:02:39 -04:00
bool "Make RAM allocatable using malloc() as well"
2018-03-29 23:39:42 -04:00
select SUPPORT_STATIC_ALLOCATION
2017-07-20 04:26:35 -04:00
endchoice
choice SPIRAM_TYPE
prompt "Type of SPI RAM chip in use"
default SPIRAM_TYPE_ESPPSRAM32
config SPIRAM_TYPE_ESPPSRAM32
bool "ESP-PSRAM32 or IS25WP032"
endchoice
config SPIRAM_SIZE
int
default 4194304 if SPIRAM_TYPE_ESPPSRAM32
default 0
choice SPIRAM_SPEED
prompt "Set RAM clock speed"
default SPIRAM_CACHE_SPEED_40M
help
Select the speed for the SPI RAM chip.
If SPI RAM is enabled, we only support three combinations of SPI speed mode we supported now:
1. Flash SPI running at 40Mhz and RAM SPI running at 40Mhz
2. Flash SPI running at 80Mhz and RAM SPI running at 40Mhz
3. Flash SPI running at 80Mhz and RAM SPI running at 80Mhz
Note: If the third mode(80Mhz+80Mhz) is enabled, the VSPI port will be occupied by the system.
Application code should never touch VSPI hardware in this case. The option to select
80MHz will only be visible if the flash SPI speed is also 80MHz. (ESPTOOLPY_FLASHFREQ_80M is true)
config SPIRAM_SPEED_40M
bool "40MHz clock speed"
config SPIRAM_SPEED_80M
depends on ESPTOOLPY_FLASHFREQ_80M
bool "80MHz clock speed"
endchoice
config SPIRAM_MEMTEST
bool "Run memory test on SPI RAM initialization"
default "y"
2018-02-21 02:01:10 -05:00
depends on SPIRAM_BOOT_INIT
2017-07-20 04:26:35 -04:00
help
Runs a rudimentary memory test on initialization. Aborts when memory test fails. Disable this for
slightly faster startop.
config SPIRAM_CACHE_WORKAROUND
bool "Enable workaround for bug in SPI RAM cache for Rev1 ESP32s"
depends on SPIRAM_USE_MEMMAP || SPIRAM_USE_CAPS_ALLOC || SPIRAM_USE_MALLOC
default "y"
help
Revision 1 of the ESP32 has a bug that can cause a write to PSRAM not to take place in some situations
when the cache line needs to be fetched from external RAM and an interrupt occurs. This enables a
fix in the compiler that makes sure the specific code that is vulnerable to this will not be emitted.
This will also not use any bits of newlib that are located in ROM, opting for a version that is compiled
with the workaround and located in flash instead.
2017-09-22 04:02:39 -04:00
config SPIRAM_MALLOC_ALWAYSINTERNAL
int "Maximum malloc() size, in bytes, to always put in internal memory"
depends on SPIRAM_USE_MALLOC
default 16384
range 0 131072
help
If malloc() is capable of also allocating SPI-connected ram, its allocation strategy will prefer to allocate chunks less
than this size in internal memory, while allocations larger than this will be done from external RAM.
If allocation from the preferred region fails, an attempt is made to allocate from the non-preferred
region instead, so malloc() will not suddenly fail when either internal or external memory is full.
2017-09-30 03:28:41 -04:00
config WIFI_LWIP_ALLOCATION_FROM_SPIRAM_FIRST
bool "Try to allocate memories of WiFi and LWIP in SPIRAM firstly. If failed, allocate internal memory"
depends on SPIRAM_USE_CAPS_ALLOC || SPIRAM_USE_MALLOC
default "n"
help
Try to allocate memories of WiFi and LWIP in SPIRAM firstly. If failed, try to allocate internal memory then.
2017-09-22 04:02:39 -04:00
config SPIRAM_MALLOC_RESERVE_INTERNAL
int "Reserve this amount of bytes for data that specifically needs to be in DMA or internal memory"
depends on SPIRAM_USE_MALLOC
default 32768
range 0 131072
help
Because the external/internal RAM allocation strategy is not always perfect, it sometimes may happen
that the internal memory is entirely filled up. This causes allocations that are specifically done in
internal memory, for example the stack for new tasks or memory to service DMA or have memory that's
also available when SPI cache is down, to fail. This option reserves a pool specifically for requests
like that; the memory in this pool is not given out when a normal malloc() is called.
Set this to 0 to disable this feature.
Note that because FreeRTOS stacks are forced to internal memory, they will also use this memory pool;
be sure to keep this in mind when adjusting this value.
config SPIRAM_ALLOW_STACK_EXTERNAL_MEMORY
bool "Allow external memory as an argument to xTaskCreateStatic"
default n
depends on SPIRAM_USE_MALLOC
help
Because some bits of the ESP32 code environment cannot be recompiled with the cache workaround, normally
tasks cannot be safely run with their stack residing in external memory; for this reason xTaskCreate and
friends always allocate stack in internal memory and xTaskCreateStatic will check if the memory passed
to it is in internal memory. If you have a task that needs a large amount of stack and does not call on
ROM code in any way (no direct calls, but also no Bluetooth/WiFi), you can try to disable this and use
xTaskCreateStatic to create the tasks stack in external memory.
2017-07-20 04:26:35 -04:00
endmenu
2016-09-22 06:36:23 -04:00
config MEMMAP_TRACEMEM
2017-07-20 04:26:35 -04:00
bool
default "n"
2017-01-17 09:58:11 -05:00
config MEMMAP_TRACEMEM_TWOBANKS
bool
default "n"
config ESP32_TRAX
2016-09-22 06:36:23 -04:00
bool "Use TRAX tracing feature"
default "n"
2017-01-17 09:58:11 -05:00
select MEMMAP_TRACEMEM
2016-09-22 06:36:23 -04:00
help
The ESP32 contains a feature which allows you to trace the execution path the processor
has taken through the program. This is stored in a chunk of 32K (16K for single-processor)
of memory that can't be used for general purposes anymore. Disable this if you do not know
what this is.
2017-01-17 09:58:11 -05:00
config ESP32_TRAX_TWOBANKS
2016-10-17 00:18:17 -04:00
bool "Reserve memory for tracing both pro as well as app cpu execution"
default "n"
2018-02-26 23:37:09 -05:00
depends on ESP32_TRAX && !FREERTOS_UNICORE
2017-01-17 09:58:11 -05:00
select MEMMAP_TRACEMEM_TWOBANKS
2016-10-17 00:18:17 -04:00
help
The ESP32 contains a feature which allows you to trace the execution path the processor
has taken through the program. This is stored in a chunk of 32K (16K for single-processor)
of memory that can't be used for general purposes anymore. Disable this if you do not know
what this is.
2016-09-28 00:27:25 -04:00
# Memory to reverse for trace, used in linker script
config TRACEMEM_RESERVE_DRAM
hex
2016-10-17 00:18:17 -04:00
default 0x8000 if MEMMAP_TRACEMEM && MEMMAP_TRACEMEM_TWOBANKS
default 0x4000 if MEMMAP_TRACEMEM && !MEMMAP_TRACEMEM_TWOBANKS
2016-09-28 00:27:25 -04:00
default 0x0
2016-12-21 18:56:23 -05:00
choice ESP32_COREDUMP_TO_FLASH_OR_UART
prompt "Core dump destination"
default ESP32_ENABLE_COREDUMP_TO_NONE
help
Select place to store core dump: flash, uart or none (to disable core dumps generation).
If core dump is configured to be stored in flash and custom partition table is used add
corresponding entry to your CSV. For examples, please see predefined partition table CSV descriptions
in the components/partition_table directory.
config ESP32_ENABLE_COREDUMP_TO_FLASH
bool "Flash"
2017-01-10 06:48:47 -05:00
select ESP32_ENABLE_COREDUMP
2016-12-21 18:56:23 -05:00
config ESP32_ENABLE_COREDUMP_TO_UART
bool "UART"
2017-01-10 06:48:47 -05:00
select ESP32_ENABLE_COREDUMP
2016-12-21 18:56:23 -05:00
config ESP32_ENABLE_COREDUMP_TO_NONE
bool "None"
endchoice
2017-01-10 06:48:47 -05:00
config ESP32_ENABLE_COREDUMP
bool
default F
help
Enables/disable core dump module.
config ESP32_CORE_DUMP_UART_DELAY
int "Core dump print to UART delay"
depends on ESP32_ENABLE_COREDUMP_TO_UART
default 0
help
Config delay (in ms) before printing core dump to UART.
Delay can be interrupted by pressing Enter key.
config ESP32_CORE_DUMP_LOG_LEVEL
int "Core dump module logging level"
depends on ESP32_ENABLE_COREDUMP
default 1
help
Config core dump module logging level (0-5).
2017-05-05 10:24:56 -04:00
choice NUMBER_OF_UNIVERSAL_MAC_ADDRESS
bool "Number of universally administered (by IEEE) MAC address"
default FOUR_UNIVERSAL_MAC_ADDRESS
help
Configure the number of universally administered (by IEEE) MAC addresses.
During initialisation, MAC addresses for each network interface are generated or derived from a
single base MAC address.
If the number of universal MAC addresses is four, all four interfaces (WiFi station, WiFi softap,
Bluetooth and Ethernet) receive a universally administered MAC address. These are generated
sequentially by adding 0, 1, 2 and 3 (respectively) to the final octet of the base MAC address.
If the number of universal MAC addresses is two, only two interfaces (WiFi station and Bluetooth)
receive a universally administered MAC address. These are generated sequentially by adding 0
and 1 (respectively) to the base MAC address. The remaining two interfaces (WiFi softap and Ethernet)
receive local MAC addresses. These are derived from the universal WiFi station and Bluetooth MAC
addresses, respectively.
When using the default (Espressif-assigned) base MAC address, either setting can be used. When using
a custom universal MAC address range, the correct setting will depend on the allocation of MAC
addresses in this range (either 2 or 4 per device.)
config TWO_UNIVERSAL_MAC_ADDRESS
2017-03-02 01:57:45 -05:00
bool "Two"
2017-05-05 10:24:56 -04:00
config FOUR_UNIVERSAL_MAC_ADDRESS
2017-03-02 01:57:45 -05:00
bool "Four"
endchoice
2017-05-05 10:24:56 -04:00
config NUMBER_OF_UNIVERSAL_MAC_ADDRESS
2017-03-02 01:57:45 -05:00
int
2017-05-05 10:24:56 -04:00
default 2 if TWO_UNIVERSAL_MAC_ADDRESS
default 4 if FOUR_UNIVERSAL_MAC_ADDRESS
2017-03-02 01:57:45 -05:00
2016-09-14 01:26:17 -04:00
config SYSTEM_EVENT_QUEUE_SIZE
2016-09-25 12:50:57 -04:00
int "System event queue size"
2016-08-17 11:08:22 -04:00
default 32
help
2016-09-14 00:55:41 -04:00
Config system event queue size in different application.
2016-08-17 11:08:22 -04:00
2016-09-14 00:55:41 -04:00
config SYSTEM_EVENT_TASK_STACK_SIZE
2016-09-25 12:50:57 -04:00
int "Event loop task stack size"
2018-01-31 00:58:39 -05:00
default 2304
2016-09-25 12:50:57 -04:00
help
Config system event task stack size in different application.
config MAIN_TASK_STACK_SIZE
int "Main task stack size"
2017-11-08 20:39:01 -05:00
default 3584
2016-08-17 11:08:22 -04:00
help
2017-06-29 19:39:54 -04:00
Configure the "main task" stack size. This is the stack of the task
which calls app_main(). If app_main() returns then this task is deleted
and its stack memory is freed.
config IPC_TASK_STACK_SIZE
int "Inter-Processor Call (IPC) task stack size"
default 1024
range 512 65536 if !ESP32_APPTRACE_ENABLE
range 2048 65536 if ESP32_APPTRACE_ENABLE
help
Configure the IPC tasks stack size. One IPC task runs on each core
(in dual core mode), and allows for cross-core function calls.
See IPC documentation for more details.
2016-08-17 11:08:22 -04:00
2017-06-29 19:39:54 -04:00
The default stack size should be enough for most common use cases.
It can be shrunk if you are sure that you do not use any custom
IPC functionality.
2016-08-23 03:02:27 -04:00
2017-08-07 16:21:19 -04:00
config TIMER_TASK_STACK_SIZE
int "High-resolution timer task stack size"
2017-11-08 20:39:01 -05:00
default 3584
2017-08-07 16:21:19 -04:00
range 2048 65536
help
Configure the stack size of esp_timer/ets_timer task. This task is used
to dispatch callbacks of timers created using ets_timer and esp_timer
APIs. If you are seing stack overflow errors in timer task, increase
this value.
Note that this is not the same as FreeRTOS timer task. To configure
FreeRTOS timer task size, see "FreeRTOS timer task stack size" option
in "FreeRTOS" menu.
2017-08-15 04:23:23 -04:00
choice NEWLIB_STDOUT_LINE_ENDING
prompt "Line ending for UART output"
default NEWLIB_STDOUT_LINE_ENDING_CRLF
help
This option allows configuring the desired line endings sent to UART
when a newline ('\n', LF) appears on stdout.
Three options are possible:
CRLF: whenever LF is encountered, prepend it with CR
LF: no modification is applied, stdout is sent as is
CR: each occurence of LF is replaced with CR
This option doesn't affect behavior of the UART driver (drivers/uart.h).
config NEWLIB_STDOUT_LINE_ENDING_CRLF
bool "CRLF"
config NEWLIB_STDOUT_LINE_ENDING_LF
bool "LF"
config NEWLIB_STDOUT_LINE_ENDING_CR
bool "CR"
endchoice
choice NEWLIB_STDIN_LINE_ENDING
prompt "Line ending for UART input"
default NEWLIB_STDIN_LINE_ENDING_CR
help
This option allows configuring which input sequence on UART produces
a newline ('\n', LF) on stdin.
Three options are possible:
CRLF: CRLF is converted to LF
2017-01-09 09:50:42 -05:00
2017-08-15 04:23:23 -04:00
LF: no modification is applied, input is sent to stdin as is
CR: each occurence of CR is replaced with LF
2017-01-09 09:50:42 -05:00
This option doesn't affect behavior of the UART driver (drivers/uart.h).
2017-08-15 04:23:23 -04:00
config NEWLIB_STDIN_LINE_ENDING_CRLF
bool "CRLF"
config NEWLIB_STDIN_LINE_ENDING_LF
bool "LF"
config NEWLIB_STDIN_LINE_ENDING_CR
bool "CR"
endchoice
2016-08-23 03:02:27 -04:00
2016-11-07 05:43:29 -05:00
config NEWLIB_NANO_FORMAT
bool "Enable 'nano' formatting options for printf/scanf family"
default n
help
ESP32 ROM contains parts of newlib C library, including printf/scanf family
of functions. These functions have been compiled with so-called "nano"
formatting option. This option doesn't support 64-bit integer formats and C99
2017-01-10 00:04:04 -05:00
features, such as positional arguments.
2016-11-07 05:43:29 -05:00
For more details about "nano" formatting option, please see newlib readme file,
search for '--enable-newlib-nano-formatted-io':
https://sourceware.org/newlib/README
If this option is enabled, build system will use functions available in
ROM, reducing the application binary size. Functions available in ROM run
faster than functions which run from flash. Functions available in ROM can
also run when flash instruction cache is disabled.
If you need 64-bit integer formatting support or C99 features, keep this
option disabled.
2016-10-27 04:17:28 -04:00
choice CONSOLE_UART
prompt "UART for console output"
default CONSOLE_UART_DEFAULT
help
Select whether to use UART for console output (through stdout and stderr).
2017-08-20 12:01:03 -04:00
2016-10-27 04:17:28 -04:00
- Default is to use UART0 on pins GPIO1(TX) and GPIO3(RX).
- If "Custom" is selected, UART0 or UART1 can be chosen,
and any pins can be selected.
- If "None" is selected, there will be no console output on any UART, except
for initial output from ROM bootloader. This output can be further suppressed by
bootstrapping GPIO13 pin to low logic level.
config CONSOLE_UART_DEFAULT
bool "Default: UART0, TX=GPIO1, RX=GPIO3"
config CONSOLE_UART_CUSTOM
bool "Custom"
config CONSOLE_UART_NONE
bool "None"
endchoice
choice CONSOLE_UART_NUM
2017-01-10 00:04:04 -05:00
prompt "UART peripheral to use for console output (0-1)"
depends on CONSOLE_UART_CUSTOM
2016-10-27 04:17:28 -04:00
default CONSOLE_UART_CUSTOM_NUM_0
help
2017-01-10 00:04:04 -05:00
Due of a ROM bug, UART2 is not supported for console output
via ets_printf.
2016-10-27 04:17:28 -04:00
config CONSOLE_UART_CUSTOM_NUM_0
2017-01-10 00:04:04 -05:00
bool "UART0"
2016-10-27 04:17:28 -04:00
config CONSOLE_UART_CUSTOM_NUM_1
2017-01-10 00:04:04 -05:00
bool "UART1"
2016-10-27 04:17:28 -04:00
endchoice
config CONSOLE_UART_NUM
2017-01-10 00:04:04 -05:00
int
default 0 if CONSOLE_UART_DEFAULT || CONSOLE_UART_NONE
default 0 if CONSOLE_UART_CUSTOM_NUM_0
default 1 if CONSOLE_UART_CUSTOM_NUM_1
2016-10-27 04:17:28 -04:00
config CONSOLE_UART_TX_GPIO
2017-01-10 00:04:04 -05:00
int "UART TX on GPIO#"
depends on CONSOLE_UART_CUSTOM
range 0 33
default 19
2016-10-27 04:17:28 -04:00
config CONSOLE_UART_RX_GPIO
2017-01-10 00:04:04 -05:00
int "UART RX on GPIO#"
depends on CONSOLE_UART_CUSTOM
range 0 39
default 21
2016-10-27 04:17:28 -04:00
config CONSOLE_UART_BAUDRATE
2017-01-10 00:04:04 -05:00
int "UART console baud rate"
depends on !CONSOLE_UART_NONE
default 115200
range 1200 4000000
2016-10-27 04:17:28 -04:00
2016-09-20 21:24:02 -04:00
config ULP_COPROC_ENABLED
bool "Enable Ultra Low Power (ULP) Coprocessor"
default "n"
help
2016-09-28 01:24:58 -04:00
Set to 'y' if you plan to load a firmware for the coprocessor.
2016-09-20 21:24:02 -04:00
2016-09-28 01:24:58 -04:00
If this option is enabled, further coprocessor configuration will appear in the Components menu.
2016-09-20 21:24:02 -04:00
config ULP_COPROC_RESERVE_MEM
2017-08-20 12:01:03 -04:00
int
prompt "RTC slow memory reserved for coprocessor" if ULP_COPROC_ENABLED
default 512 if ULP_COPROC_ENABLED
range 32 8192 if ULP_COPROC_ENABLED
default 0 if !ULP_COPROC_ENABLED
range 0 0 if !ULP_COPROC_ENABLED
2016-09-28 01:24:58 -04:00
help
Bytes of memory to reserve for ULP coprocessor firmware & data.
2016-09-20 21:24:02 -04:00
2016-09-28 01:24:58 -04:00
Data is reserved at the beginning of RTC slow memory.
2016-09-20 21:24:02 -04:00
2016-10-26 00:23:01 -04:00
choice ESP32_PANIC
prompt "Panic handler behaviour"
2016-10-28 00:05:42 -04:00
default ESP32_PANIC_PRINT_REBOOT
2016-10-26 00:23:01 -04:00
help
2017-01-10 00:04:04 -05:00
If FreeRTOS detects unexpected behaviour or an unhandled exception, the panic handler is
2016-10-26 00:23:01 -04:00
invoked. Configure the panic handlers action here.
config ESP32_PANIC_PRINT_HALT
bool "Print registers and halt"
help
2017-01-10 00:04:04 -05:00
Outputs the relevant registers over the serial port and halt the
2016-10-26 00:23:01 -04:00
processor. Needs a manual reset to restart.
config ESP32_PANIC_PRINT_REBOOT
bool "Print registers and reboot"
help
Outputs the relevant registers over the serial port and immediately
reset the processor.
config ESP32_PANIC_SILENT_REBOOT
bool "Silent reboot"
help
Just resets the processor without outputting anything
config ESP32_PANIC_GDBSTUB
bool "Invoke GDBStub"
help
Invoke gdbstub on the serial port, allowing for gdb to attach to it to do a postmortem
of the crash.
endchoice
config ESP32_DEBUG_OCDAWARE
bool "Make exception and panic handlers JTAG/OCD aware"
default y
help
The FreeRTOS panic and unhandled exception handers can detect a JTAG OCD debugger and
instead of panicking, have the debugger stop on the offending instruction.
2018-02-15 12:09:03 -05:00
config ESP32_DEBUG_STUBS_ENABLE
bool "OpenOCD debug stubs"
default OPTIMIZATION_LEVEL_DEBUG
depends on !ESP32_TRAX
help
Debug stubs are used by OpenOCD to execute pre-compiled onboard code which does some useful debugging,
e.g. GCOV data dump.
2016-10-26 00:23:01 -04:00
2016-10-21 05:59:57 -04:00
config INT_WDT
bool "Interrupt watchdog"
default y
help
This watchdog timer can detect if the FreeRTOS tick interrupt has not been called for a certain time,
either because a task turned off interrupts and did not turn them on for a long time, or because an
interrupt handler did not return. It will try to invoke the panic handler first and failing that
reset the SoC.
config INT_WDT_TIMEOUT_MS
int "Interrupt watchdog timeout (ms)"
depends on INT_WDT
2017-12-01 03:23:03 -05:00
default 300 if !SPIRAM_SUPPORT
default 800 if SPIRAM_SUPPORT
2016-10-25 05:05:13 -04:00
range 10 10000
2016-10-21 05:59:57 -04:00
help
2016-10-21 07:30:29 -04:00
The timeout of the watchdog, in miliseconds. Make this higher than the FreeRTOS tick rate.
2016-10-21 05:59:57 -04:00
2016-10-25 06:08:55 -04:00
config INT_WDT_CHECK_CPU1
bool "Also watch CPU1 tick interrupt"
depends on INT_WDT && !FREERTOS_UNICORE
default y
help
Also detect if interrupts on CPU 1 are disabled for too long.
2016-10-21 05:59:57 -04:00
config TASK_WDT
2017-10-09 06:07:30 -04:00
bool "Initialize Task Watchdog Timer on startup"
2016-10-21 05:59:57 -04:00
default y
help
2017-10-09 06:07:30 -04:00
The Task Watchdog Timer can be used to make sure individual tasks are still
running. Enabling this option will cause the Task Watchdog Timer to be
initialized automatically at startup. The Task Watchdog timer can be
initialized after startup as well (see Task Watchdog Timer API Reference)
2016-10-21 05:59:57 -04:00
config TASK_WDT_PANIC
2017-10-09 06:07:30 -04:00
bool "Invoke panic handler on Task Watchdog timeout"
2016-10-21 05:59:57 -04:00
depends on TASK_WDT
default n
help
2017-10-09 06:07:30 -04:00
If this option is enabled, the Task Watchdog Timer will be configured to
trigger the panic handler when it times out. This can also be configured
at run time (see Task Watchdog Timer API Reference)
2016-10-21 05:59:57 -04:00
config TASK_WDT_TIMEOUT_S
2017-10-09 06:07:30 -04:00
int "Task Watchdog timeout period (seconds)"
2016-10-21 05:59:57 -04:00
depends on TASK_WDT
2017-09-30 06:07:19 -04:00
range 1 60
default 5
2016-10-21 05:59:57 -04:00
help
2017-10-09 06:07:30 -04:00
Timeout period configuration for the Task Watchdog Timer in seconds.
This is also configurable at run time (see Task Watchdog Timer API Reference)
2016-10-21 05:59:57 -04:00
2017-10-09 06:07:30 -04:00
config TASK_WDT_CHECK_IDLE_TASK_CPU0
bool "Watch CPU0 Idle Task"
2016-10-21 05:59:57 -04:00
depends on TASK_WDT
default y
help
2017-10-09 06:07:30 -04:00
If this option is enabled, the Task Watchdog Timer will watch the CPU0
Idle Task. Having the Task Watchdog watch the Idle Task allows for detection
of CPU starvation as the Idle Task not being called is usually a symptom of
CPU starvation. Starvation of the Idle Task is detrimental as FreeRTOS household
tasks depend on the Idle Task getting some runtime every now and then.
2016-10-21 05:59:57 -04:00
2016-10-25 06:08:55 -04:00
config TASK_WDT_CHECK_IDLE_TASK_CPU1
2017-10-09 06:07:30 -04:00
bool "Watch CPU1 Idle Task"
depends on TASK_WDT && !FREERTOS_UNICORE
2016-10-25 06:08:55 -04:00
default y
help
2017-10-09 06:07:30 -04:00
If this option is enabled, the Task Wtachdog Timer will wach the CPU1
Idle Task.
2016-10-25 06:08:55 -04:00
2016-10-25 05:05:13 -04:00
#The brownout detector code is disabled (by making it depend on a nonexisting symbol) because the current revision of ESP32
#silicon has a bug in the brown-out detector, rendering it unusable for resetting the CPU.
2016-10-21 05:59:57 -04:00
config BROWNOUT_DET
bool "Hardware brownout detect & reset"
default y
help
2017-01-10 00:04:04 -05:00
The ESP32 has a built-in brownout detector which can detect if the voltage is lower than
2016-10-21 05:59:57 -04:00
a specific value. If this happens, it will reset the chip in order to prevent unintended
behaviour.
choice BROWNOUT_DET_LVL_SEL
prompt "Brownout voltage level"
depends on BROWNOUT_DET
default BROWNOUT_DET_LVL_SEL_25
help
2017-11-13 05:25:11 -05:00
The brownout detector will reset the chip when the supply voltage is approximately
below this level. Note that there may be some variation of brownout voltage level
between each ESP32 chip.
2016-10-21 05:59:57 -04:00
2016-10-25 05:05:13 -04:00
#The voltage levels here are estimates, more work needs to be done to figure out the exact voltages
#of the brownout threshold levels.
2016-10-21 05:59:57 -04:00
config BROWNOUT_DET_LVL_SEL_0
2017-11-13 05:25:11 -05:00
bool "2.43V +/- 0.05"
2016-10-21 05:59:57 -04:00
config BROWNOUT_DET_LVL_SEL_1
2017-11-13 05:25:11 -05:00
bool "2.48V +/- 0.05"
2016-10-21 05:59:57 -04:00
config BROWNOUT_DET_LVL_SEL_2
2017-11-13 05:25:11 -05:00
bool "2.58V +/- 0.05"
2016-10-21 05:59:57 -04:00
config BROWNOUT_DET_LVL_SEL_3
2017-11-13 05:25:11 -05:00
bool "2.62V +/- 0.05"
2016-10-21 05:59:57 -04:00
config BROWNOUT_DET_LVL_SEL_4
2017-11-13 05:25:11 -05:00
bool "2.67V +/- 0.05"
2016-10-21 05:59:57 -04:00
config BROWNOUT_DET_LVL_SEL_5
2017-11-13 05:25:11 -05:00
bool "2.70V +/- 0.05"
2016-10-21 05:59:57 -04:00
config BROWNOUT_DET_LVL_SEL_6
2017-11-13 05:25:11 -05:00
bool "2.77V +/- 0.05"
2016-10-21 05:59:57 -04:00
config BROWNOUT_DET_LVL_SEL_7
2017-11-13 05:25:11 -05:00
bool "2.80V +/- 0.05"
2016-10-21 05:59:57 -04:00
endchoice
config BROWNOUT_DET_LVL
int
default 0 if BROWNOUT_DET_LVL_SEL_0
default 1 if BROWNOUT_DET_LVL_SEL_1
default 2 if BROWNOUT_DET_LVL_SEL_2
default 3 if BROWNOUT_DET_LVL_SEL_3
default 4 if BROWNOUT_DET_LVL_SEL_4
default 5 if BROWNOUT_DET_LVL_SEL_5
default 6 if BROWNOUT_DET_LVL_SEL_6
default 7 if BROWNOUT_DET_LVL_SEL_7
2017-12-08 03:14:20 -05:00
# Note about the use of "FRC1" name: currently FRC1 timer is not used for
# high resolution timekeeping anymore. Instead the esp_timer API, implemented
# using FRC2 timer, is used.
# FRC1 name in the option name is kept for compatibility.
2016-11-02 05:17:28 -04:00
choice ESP32_TIME_SYSCALL
2017-01-10 00:04:04 -05:00
prompt "Timers used for gettimeofday function"
default ESP32_TIME_SYSCALL_USE_RTC_FRC1
help
This setting defines which hardware timers are used to
implement 'gettimeofday' and 'time' functions in C library.
2017-12-08 03:14:20 -05:00
- If both high-resolution and RTC timers are used, timekeeping will
2017-01-10 00:04:04 -05:00
continue in deep sleep. Time will be reported at 1 microsecond
2017-12-08 03:14:20 -05:00
resolution. This is the default, and the recommended option.
- If only high-resolution timer is used, gettimeofday will
provide time at microsecond resolution.
Time will not be preserved when going into deep sleep mode.
2017-01-10 00:04:04 -05:00
- If only RTC timer is used, timekeeping will continue in
deep sleep, but time will be measured at 6.(6) microsecond
resolution. Also the gettimeofday function itself may take
longer to run.
- If no timers are used, gettimeofday and time functions
return -1 and set errno to ENOSYS.
2017-01-11 04:28:09 -05:00
- When RTC is used for timekeeping, two RTC_STORE registers are
used to keep time in deep sleep mode.
2017-01-10 00:04:04 -05:00
2017-12-08 03:14:20 -05:00
config ESP32_TIME_SYSCALL_USE_RTC_FRC1
bool "RTC and high-resolution timer"
2016-11-02 05:17:28 -04:00
config ESP32_TIME_SYSCALL_USE_RTC
bool "RTC"
config ESP32_TIME_SYSCALL_USE_FRC1
2017-12-08 03:14:20 -05:00
bool "High-resolution timer"
2016-11-02 05:17:28 -04:00
config ESP32_TIME_SYSCALL_USE_NONE
bool "None"
endchoice
2016-10-21 05:59:57 -04:00
2016-11-03 02:49:05 -04:00
choice ESP32_RTC_CLOCK_SOURCE
2017-01-10 00:04:04 -05:00
prompt "RTC clock source"
default ESP32_RTC_CLOCK_SOURCE_INTERNAL_RC
help
Choose which clock is used as RTC clock source.
2016-11-03 02:49:05 -04:00
config ESP32_RTC_CLOCK_SOURCE_INTERNAL_RC
2017-04-11 03:44:43 -04:00
bool "Internal 150kHz RC oscillator"
2016-11-03 02:49:05 -04:00
config ESP32_RTC_CLOCK_SOURCE_EXTERNAL_CRYSTAL
2017-01-10 00:04:04 -05:00
bool "External 32kHz crystal"
2016-11-03 02:49:05 -04:00
endchoice
2016-10-21 05:59:57 -04:00
2017-04-24 06:36:47 -04:00
config ESP32_RTC_CLK_CAL_CYCLES
int "Number of cycles for RTC_SLOW_CLK calibration"
2018-03-30 08:14:29 -04:00
default 3000 if ESP32_RTC_CLOCK_SOURCE_EXTERNAL_CRYSTAL
default 1024 if ESP32_RTC_CLOCK_SOURCE_INTERNAL_RC
2017-04-24 06:36:47 -04:00
range 0 125000
help
When the startup code initializes RTC_SLOW_CLK, it can perform
calibration by comparing the RTC_SLOW_CLK frequency with main XTAL
frequency. This option sets the number of RTC_SLOW_CLK cycles measured
by the calibration routine. Higher numbers increase calibration
precision, which may be important for applications which spend a lot of
time in deep sleep. Lower numbers reduce startup time.
When this option is set to 0, clock calibration will not be performed at
startup, and approximate clock frequencies will be assumed:
2017-08-20 12:01:03 -04:00
2018-03-30 08:14:29 -04:00
- 150000 Hz if internal RC oscillator is used as clock source. For this use value 1024.
- 32768 Hz if the 32k crystal oscillator is used. For this use value 3000 or more.
In case more value will help improve the definition of the launch of the crystal.
If the crystal could not start, it will be switched to internal RC.
2017-04-24 06:36:47 -04:00
2018-03-19 04:05:32 -04:00
config ESP32_RTC_XTAL_BOOTSTRAP_CYCLES
int "Bootstrap cycles for external 32kHz crystal"
2018-03-30 08:14:29 -04:00
depends on ESP32_RTC_CLOCK_SOURCE_EXTERNAL_CRYSTAL
default 5
2018-03-19 04:05:32 -04:00
range 0 32768
help
To reduce the startup time of an external RTC crystal,
we bootstrap it with a 32kHz square wave for a fixed number of cycles.
Setting 0 will disable bootstrapping (if disabled, the crystal may take
longer to start up or fail to oscillate under some conditions).
2018-03-30 08:14:29 -04:00
If this value is too high, a faulty crystal may initially start and then fail.
If this value is too low, an otherwise good crystal may not start.
To accurately determine if the crystal has started,
set a larger "Number of cycles for RTC_SLOW_CLK calibration" (about 3000).
2018-03-19 04:05:32 -04:00
2016-12-12 10:20:15 -05:00
config ESP32_DEEP_SLEEP_WAKEUP_DELAY
2017-01-10 00:04:04 -05:00
int "Extra delay in deep sleep wake stub (in us)"
2017-05-14 22:32:35 -04:00
default 2000
2017-01-10 00:04:04 -05:00
range 0 5000
help
When ESP32 exits deep sleep, the CPU and the flash chip are powered on
at the same time. CPU will run deep sleep stub first, and then
proceed to load code from flash. Some flash chips need sufficient
time to pass between power on and first read operation. By default,
2017-05-14 22:32:35 -04:00
without any extra delay, this time is approximately 900us, although
some flash chip types need more than that.
By default extra delay is set to 2000us. When optimizing startup time
for applications which require it, this value may be reduced.
2016-12-12 10:20:15 -05:00
2017-01-10 00:04:04 -05:00
If you are seeing "flash read err, 1000" message printed to the
console after deep sleep reset, try increasing this value.
2017-04-24 03:30:27 -04:00
choice ESP32_XTAL_FREQ_SEL
prompt "Main XTAL frequency"
2017-08-23 04:33:26 -04:00
default ESP32_XTAL_FREQ_40
2017-04-24 03:30:27 -04:00
help
ESP32 currently supports the following XTAL frequencies:
2017-08-20 12:01:03 -04:00
- 26 MHz
- 40 MHz
2017-04-24 03:30:27 -04:00
Startup code can automatically estimate XTAL frequency. This feature
uses the internal 8MHz oscillator as a reference. Because the internal
oscillator frequency is temperature dependent, it is not recommended
to use automatic XTAL frequency detection in applications which need
to work at high ambient temperatures and use high-temperature
qualified chips and modules.
config ESP32_XTAL_FREQ_40
bool "40 MHz"
config ESP32_XTAL_FREQ_26
bool "26 MHz"
config ESP32_XTAL_FREQ_AUTO
bool "Autodetect"
endchoice
# Keep these values in sync with rtc_xtal_freq_t enum in soc/rtc.h
config ESP32_XTAL_FREQ
int
default 0 if ESP32_XTAL_FREQ_AUTO
default 40 if ESP32_XTAL_FREQ_40
default 26 if ESP32_XTAL_FREQ_26
2017-08-22 00:55:23 -04:00
config DISABLE_BASIC_ROM_CONSOLE
bool "Permanently disable BASIC ROM Console"
default n
help
If set, the first time the app boots it will disable the BASIC ROM Console
permanently (by burning an efuse).
Otherwise, the BASIC ROM Console starts on reset if no valid bootloader is
read from the flash.
(Enabling secure boot also disables the BASIC ROM Console by default.)
2017-08-10 01:16:36 -04:00
config NO_BLOBS
bool "No Binary Blobs"
depends on !BT_ENABLED
default n
help
If enabled, this disables the linking of binary libraries in the application build. Note
that after enabling this Wi-Fi/Bluetooth will not work.
2017-08-07 16:21:19 -04:00
config ESP_TIMER_PROFILING
bool "Enable esp_timer profiling features"
default n
help
If enabled, esp_timer_dump will dump information such as number of times
the timer was started, number of times the timer has triggered, and the
total time it took for the callback to run.
This option has some effect on timer performance and the amount of memory
used for timer storage, and should only be used for debugging/testing
purposes.
2017-12-14 18:32:53 -05:00
config COMPATIBLE_PRE_V2_1_BOOTLOADERS
bool "App compatible with bootloaders before IDF v2.1"
default n
help
Bootloaders before IDF v2.1 did less initialisation of the
system clock. This setting needs to be enabled to build an app
which can be booted by these older bootloaders.
If this setting is enabled, the app can be booted by any bootloader
from IDF v1.0 up to the current version.
If this setting is disabled, the app can only be booted by bootloaders
from IDF v2.1 or newer.
Enabling this setting adds approximately 1KB to the app's IRAM usage.
2018-02-22 07:46:55 -05:00
config ESP_ERR_TO_NAME_LOOKUP
bool "Enable lookup of error code strings"
default "y"
help
Functions esp_err_to_name() and esp_err_to_name_r() return string
representations of error codes from a pre-generated lookup table.
This option can be used to turn off the use of the look-up table in
order to save memory but this comes at the price of sacrificing
distinguishable (meaningful) output string representations.
2017-08-22 00:55:23 -04:00
endmenu # ESP32-Specific
2017-08-20 12:01:03 -04:00
2017-08-08 00:53:52 -04:00
menu Wi-Fi
2017-01-10 00:04:04 -05:00
config SW_COEXIST_ENABLE
bool "Software controls WiFi/Bluetooth coexistence"
2017-08-08 00:53:52 -04:00
depends on BT_ENABLED
2017-11-09 21:54:50 -05:00
default y
2017-01-10 00:04:04 -05:00
help
If enabled, WiFi & Bluetooth coexistence is controlled by software rather than hardware.
Recommended for heavy traffic scenarios. Both coexistence configuration options are
automatically managed, no user intervention is required.
2016-12-12 10:20:15 -05:00
2017-11-09 21:54:50 -05:00
choice SW_COEXIST_PREFERENCE
prompt "WiFi/Bluetooth coexistence performance preference"
depends on SW_COEXIST_ENABLE
default SW_COEXIST_PREFERENCE_BALANCE
help
Choose Bluetooth/WiFi/Balance for different preference.
2018-05-05 00:50:13 -04:00
If choose WiFi, it will make WiFi performance better. Such, keep WiFi Audio more fluent.
If choose Bluetooth, it will make Bluetooth performance better. Such, keep Bluetooth(A2DP) Audio more fluent.
If choose Balance, the performance of WiFi and bluetooth will be balance. It's default. Normally, just choose balance, the A2DP audio can play fluently, too.
2017-11-09 21:54:50 -05:00
Except config preference in menuconfig, you can also call esp_coex_preference_set() dynamically.
config SW_COEXIST_PREFERENCE_WIFI
bool "WiFi"
config SW_COEXIST_PREFERENCE_BT
bool "Bluetooth(include BR/EDR and BLE)"
config SW_COEXIST_PREFERENCE_BALANCE
bool "Balance"
endchoice
config SW_COEXIST_PREFERENCE_VALUE
int
depends on SW_COEXIST_ENABLE
default 0 if SW_COEXIST_PREFERENCE_WIFI
default 1 if SW_COEXIST_PREFERENCE_BT
default 2 if SW_COEXIST_PREFERENCE_BALANCE
2017-01-18 07:05:26 -05:00
2017-02-21 01:52:25 -05:00
config ESP32_WIFI_STATIC_RX_BUFFER_NUM
int "Max number of WiFi static RX buffers"
2017-01-18 07:05:26 -05:00
range 2 25
2017-02-09 21:28:03 -05:00
default 10
2017-01-18 07:05:26 -05:00
help
2017-10-11 00:38:26 -04:00
Set the number of WiFi static RX buffers. Each buffer takes approximately 1.6KB of RAM.
2017-02-21 01:52:25 -05:00
The static rx buffers are allocated when esp_wifi_init is called, they are not freed
2017-10-11 00:38:26 -04:00
until esp_wifi_deinit is called.
WiFi hardware use these buffers to receive all 802.11 frames.
A higher number may allow higher throughput but increases memory use.
2017-02-21 01:52:25 -05:00
config ESP32_WIFI_DYNAMIC_RX_BUFFER_NUM
int "Max number of WiFi dynamic RX buffers"
2017-04-20 03:01:59 -04:00
range 0 128
2017-05-09 10:15:08 -04:00
default 32
2017-02-21 01:52:25 -05:00
help
2017-10-11 00:38:26 -04:00
Set the number of WiFi dynamic RX buffers, 0 means unlimited RX buffers will be allocated
(provided sufficient free RAM). The size of each dynamic RX buffer depends on the size of
the received data frame.
For each received data frame, the WiFi driver makes a copy to an RX buffer and then delivers
it to the high layer TCP/IP stack. The dynamic RX buffer is freed after the higher layer has
successfully received the data frame.
For some applications, WiFi data frames may be received faster than the application can
process them. In these cases we may run out of memory if RX buffer number is unlimited (0).
If a dynamic RX buffer limit is set, it should be at least the number of static RX buffers.
2017-02-21 01:52:25 -05:00
2017-03-14 09:03:41 -04:00
choice ESP32_WIFI_TX_BUFFER
prompt "Type of WiFi TX buffers"
default ESP32_WIFI_DYNAMIC_TX_BUFFER
help
2017-10-11 00:38:26 -04:00
Select type of WiFi TX buffers:
If "Static" is selected, WiFi TX buffers are allocated when WiFi is initialized and released
when WiFi is de-initialized. The size of each static TX buffer is fixed to about 1.6KB.
If "Dynamic" is selected, each WiFi TX buffer is allocated as needed when a data frame is
delivered to the Wifi driver from the TCP/IP stack. The buffer is freed after the data frame
has been sent by the WiFi driver. The size of each dynamic TX buffer depends on the length
of each data frame sent by the TCP/IP layer.
If PSRAM is enabled, "Static" should be selected to guarantee enough WiFi TX buffers.
If PSRAM is disabled, "Dynamic" should be selected to improve the utilization of RAM.
2017-03-14 09:03:41 -04:00
config ESP32_WIFI_STATIC_TX_BUFFER
2017-10-11 00:38:26 -04:00
bool "Static"
2017-03-14 09:03:41 -04:00
config ESP32_WIFI_DYNAMIC_TX_BUFFER
2017-10-11 00:38:26 -04:00
bool "Dynamic"
2017-09-22 04:02:39 -04:00
depends on !SPIRAM_USE_MALLOC
2017-03-14 09:03:41 -04:00
endchoice
config ESP32_WIFI_TX_BUFFER_TYPE
int
default 0 if ESP32_WIFI_STATIC_TX_BUFFER
default 1 if ESP32_WIFI_DYNAMIC_TX_BUFFER
config ESP32_WIFI_STATIC_TX_BUFFER_NUM
int "Max number of WiFi static TX buffers"
depends on ESP32_WIFI_STATIC_TX_BUFFER
2017-10-12 08:56:13 -04:00
range 6 64
2017-10-28 00:15:40 -04:00
default 16
2017-03-14 09:03:41 -04:00
help
2017-10-11 00:38:26 -04:00
Set the number of WiFi static TX buffers. Each buffer takes approximately 1.6KB of RAM.
The static RX buffers are allocated when esp_wifi_init() is called, they are not released
until esp_wifi_deinit() is called.
For each transmitted data frame from the higher layer TCP/IP stack, the WiFi driver makes a
copy of it in a TX buffer. For some applications especially UDP applications, the upper
layer can deliver frames faster than WiFi layer can transmit. In these cases, we may run out
of TX buffers.
2017-03-14 09:03:41 -04:00
2017-02-21 01:52:25 -05:00
config ESP32_WIFI_DYNAMIC_TX_BUFFER_NUM
int "Max number of WiFi dynamic TX buffers"
2017-03-14 09:03:41 -04:00
depends on ESP32_WIFI_DYNAMIC_TX_BUFFER
2017-10-31 02:45:25 -04:00
range 16 128
2017-02-21 01:52:25 -05:00
default 32
help
2017-10-11 00:38:26 -04:00
Set the number of WiFi dynamic TX buffers. The size of each dynamic TX buffer is not fixed,
it depends on the size of each transmitted data frame.
For each transmitted frame from the higher layer TCP/IP stack, the WiFi driver makes a copy
of it in a TX buffer. For some applications, especially UDP applications, the upper layer
can deliver frames faster than WiFi layer can transmit. In these cases, we may run out of TX
buffers.
2017-02-21 01:52:25 -05:00
2018-05-09 04:44:06 -04:00
config ESP32_WIFI_CSI_ENABLED
bool "WiFi CSI(Channel State Information)"
default n
help
Select this option to enable CSI(Channel State Information) feature. CSI takes about
CONFIG_ESP32_WIFI_STATIC_RX_BUFFER_NUM KB of RAM. If CSI is not used, it is better to disable
this feature in order to save memory.
2017-11-17 02:47:22 -05:00
config ESP32_WIFI_AMPDU_TX_ENABLED
bool "WiFi AMPDU TX"
2017-02-21 01:52:25 -05:00
default y
help
2017-11-17 02:47:22 -05:00
Select this option to enable AMPDU TX feature
2017-02-21 01:52:25 -05:00
2017-06-23 10:46:10 -04:00
config ESP32_WIFI_TX_BA_WIN
int "WiFi AMPDU TX BA window size"
2017-11-17 02:47:22 -05:00
depends on ESP32_WIFI_AMPDU_TX_ENABLED
2017-06-23 10:46:10 -04:00
range 2 32
default 6
help
Set the size of WiFi Block Ack TX window. Generally a bigger value means higher throughput but
more memory. Most of time we should NOT change the default value unless special reason, e.g.
test the maximum UDP TX throughput with iperf etc. For iperf test in shieldbox, the recommended
2018-05-05 00:50:13 -04:00
value is 9~12.
2017-06-23 10:46:10 -04:00
2017-11-17 02:47:22 -05:00
config ESP32_WIFI_AMPDU_RX_ENABLED
bool "WiFi AMPDU RX"
default y
help
Select this option to enable AMPDU RX feature
2017-06-23 10:46:10 -04:00
config ESP32_WIFI_RX_BA_WIN
int "WiFi AMPDU RX BA window size"
2017-11-17 02:47:22 -05:00
depends on ESP32_WIFI_AMPDU_RX_ENABLED
2017-06-23 10:46:10 -04:00
range 2 32
default 6
help
Set the size of WiFi Block Ack RX window. Generally a bigger value means higher throughput but
more memory. Most of time we should NOT change the default value unless special reason, e.g.
test the maximum UDP RX throughput with iperf etc. For iperf test in shieldbox, the recommended
value is 9~12.
2017-02-21 01:52:25 -05:00
config ESP32_WIFI_NVS_ENABLED
bool "WiFi NVS flash"
default y
help
Select this option to enable WiFi NVS flash
2017-01-18 07:05:26 -05:00
2018-05-03 05:02:44 -04:00
choice ESP32_WIFI_TASK_CORE_ID
depends on !FREERTOS_UNICORE
prompt "WiFi Task Core ID"
default ESP32_WIFI_TASK_PINNED_TO_CORE_0
help
Pinned WiFi task to core 0 or core 1.
config ESP32_WIFI_TASK_PINNED_TO_CORE_0
bool "Core 0"
config ESP32_WIFI_TASK_PINNED_TO_CORE_1
bool "Core 1"
endchoice
2018-09-23 09:09:59 -04:00
config ESP32_WIFI_SOFTAP_BEACON_MAX_LEN
int "Max length of WiFi SoftAP Beacon"
range 752 1256
default 752
help
ESP-MESH utilizes beacon frames to detect and resolve root node conflicts (see documentation). However the default
length of a beacon frame can simultaneously hold only five root node identifier structures, meaning that a root node
conflict of up to five nodes can be detected at one time. In the occurence of more root nodes conflict involving more
than five root nodes, the conflict resolution process will detect five of the root nodes, resolve the conflict, and
re-detect more root nodes. This process will repeat until all root node conflicts are resolved. However this process
can generally take a very long time.
To counter this situation, the beacon frame length can be increased such that more root nodes can be detected simultaneously.
Each additional root node will require 36 bytes and should be added ontop of the default beacon frame length of
752 bytes. For example, if you want to detect 10 root nodes simultaneously, you need to set the beacon frame length as
932 (752+36*5).
Setting a longer beacon length also assists with debugging as the conflicting root nodes can be identified more quickly.
2017-08-22 00:55:23 -04:00
endmenu # Wi-Fi
2017-08-23 05:51:31 -04:00
2016-12-03 17:11:22 -05:00
menu PHY
2017-08-22 00:55:23 -04:00
2017-02-19 21:23:56 -05:00
config ESP32_PHY_CALIBRATION_AND_DATA_STORAGE
2018-01-03 22:48:24 -05:00
bool "Store phy calibration data in NVS"
2017-02-16 09:06:02 -05:00
default y
help
2017-02-19 21:23:56 -05:00
If this option is enabled, NVS will be initialized and calibration data will be loaded from there.
PHY calibration will be skipped on deep sleep wakeup. If calibration data is not found, full calibration
2018-01-03 22:48:24 -05:00
will be performed and stored in NVS. Normally, only partial calibration will be performed.
If this option is disabled, full calibration will be performed.
2017-02-16 09:06:02 -05:00
2018-01-03 22:48:24 -05:00
If it's easy that your board calibrate bad data, choose 'n'.
Two cases for example, you should choose 'n':
1.If your board is easy to be booted up with antenna disconnected.
2.Because of your board design, each time when you do calibration, the result are too unstable.
2017-02-16 09:06:02 -05:00
If unsure, choose 'y'.
2017-01-18 07:05:26 -05:00
2016-11-15 05:36:18 -05:00
config ESP32_PHY_INIT_DATA_IN_PARTITION
2017-01-10 00:04:04 -05:00
bool "Use a partition to store PHY init data"
default n
help
If enabled, PHY init data will be loaded from a partition.
When using a custom partition table, make sure that PHY data
partition is included (type: 'data', subtype: 'phy').
With default partition tables, this is done automatically.
If PHY init data is stored in a partition, it has to be flashed there,
otherwise runtime error will occur.
If this option is not enabled, PHY init data will be embedded
into the application binary.
If unsure, choose 'n'.
2017-01-18 21:58:09 -05:00
config ESP32_PHY_MAX_WIFI_TX_POWER
2017-01-18 07:05:26 -05:00
int "Max WiFi TX power (dBm)"
2017-01-10 00:04:04 -05:00
range 0 20
default 20
help
2017-01-18 07:05:26 -05:00
Set maximum transmit power for WiFi radio. Actual transmit power for high
2017-01-10 00:04:04 -05:00
data rates may be lower than this setting.
2017-01-18 21:58:09 -05:00
config ESP32_PHY_MAX_TX_POWER
int
2017-08-08 00:53:52 -04:00
default ESP32_PHY_MAX_WIFI_TX_POWER
2017-01-18 21:58:09 -05:00
2017-08-22 00:55:23 -04:00
endmenu # PHY
2017-09-22 11:02:58 -04:00
menu "Power Management"
config PM_ENABLE
bool "Support for power management"
default n
help
If enabled, application is compiled with support for power management.
This option has run-time overhead (increased interrupt latency,
longer time to enter idle state), and it also reduces accuracy of
RTOS ticks and timers used for timekeeping.
Enable this option if application uses power management APIs.
config PM_DFS_INIT_AUTO
bool "Enable dynamic frequency scaling (DFS) at startup"
depends on PM_ENABLE
default n
help
If enabled, startup code configures dynamic frequency scaling.
Max CPU frequency is set to CONFIG_ESP32_DEFAULT_CPU_FREQ_MHZ setting,
min frequency is set to XTAL frequency.
If disabled, DFS will not be active until the application
configures it using esp_pm_configure function.
2017-10-09 03:24:51 -04:00
config PM_USE_RTC_TIMER_REF
bool "Use RTC timer to prevent time drift (EXPERIMENTAL)"
depends on PM_ENABLE && (ESP32_TIME_SYSCALL_USE_RTC || ESP32_TIME_SYSCALL_USE_RTC_FRC1)
default n
help
When APB clock frequency changes, high-resolution timer (esp_timer)
scale and base value need to be adjusted. Each adjustment may cause
small error, and over time such small errors may cause time drift.
If this option is enabled, RTC timer will be used as a reference to
compensate for the drift.
It is recommended that this option is only used if 32k XTAL is selected
as RTC clock source.
2017-09-22 11:02:58 -04:00
config PM_PROFILING
bool "Enable profiling counters for PM locks"
depends on PM_ENABLE
default n
help
If enabled, esp_pm_* functions will keep track of the amount of time
each of the power management locks has been held, and esp_pm_dump_locks
function will print this information.
This feature can be used to analyze which locks are preventing the chip
from going into a lower power state, and see what time the chip spends
in each power saving mode. This feature does incur some run-time
overhead, so should typically be disabled in production builds.
config PM_TRACE
bool "Enable debug tracing of PM using GPIOs"
depends on PM_ENABLE
default n
help
If enabled, some GPIOs will be used to signal events such as RTOS ticks,
frequency switching, entry/exit from idle state. Refer to pm_trace.c
file for the list of GPIOs.
This feature is intended to be used when analyzing/debugging behavior
of power management implementation, and should be kept disabled in
applications.
2017-10-28 00:15:40 -04:00
endmenu # "Power Management"