2023-06-29 23:29:39 -04:00
|
|
|
/*
|
2024-05-22 22:42:52 -04:00
|
|
|
* SPDX-FileCopyrightText: 2023-2024 Espressif Systems (Shanghai) CO LTD
|
2023-06-29 23:29:39 -04:00
|
|
|
*
|
|
|
|
* SPDX-License-Identifier: Apache-2.0
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include "soc/timer_periph.h"
|
|
|
|
|
|
|
|
const timer_group_signal_conn_t timer_group_periph_signals = {
|
2023-07-12 03:21:40 -04:00
|
|
|
.groups = {
|
|
|
|
[0] = {
|
|
|
|
.module = PERIPH_TIMG0_MODULE,
|
|
|
|
.timer_irq_id = {
|
|
|
|
[0] = ETS_TG0_T0_INTR_SOURCE,
|
|
|
|
[1] = ETS_TG0_T1_INTR_SOURCE,
|
|
|
|
}
|
|
|
|
},
|
|
|
|
[1] = {
|
|
|
|
.module = PERIPH_TIMG1_MODULE,
|
|
|
|
.timer_irq_id = {
|
|
|
|
[0] = ETS_TG1_T0_INTR_SOURCE,
|
|
|
|
[1] = ETS_TG1_T1_INTR_SOURCE,
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
2023-06-29 23:29:39 -04:00
|
|
|
};
|
2024-05-22 22:42:52 -04:00
|
|
|
|
2024-05-22 22:42:30 -04:00
|
|
|
/* Registers in retention context:
|
|
|
|
* TIMG_T0CONFIG_REG / TIMG_T1CONFIG_REG
|
|
|
|
* TIMG_T0ALARMLO_REG / TIMG_T1ALARMLO_REG
|
|
|
|
* TIMG_T0ALARMHI_REG / TIMG_T1ALARMHI_REG
|
2024-06-05 05:44:03 -04:00
|
|
|
* TIMG_T0LOADLO_REG / TIMG_T1LOADLO_REG
|
|
|
|
* TIMG_T0LOADHI_REG / TIMG_T1LOADHI_REG
|
2024-05-22 22:42:30 -04:00
|
|
|
* TIMG_INT_ENA_TIMERS_REG
|
|
|
|
* TIMG_REGCLK_REG
|
|
|
|
*/
|
2024-06-05 05:44:03 -04:00
|
|
|
#define TG_TIMER_RETENTION_REGS_CNT 12
|
|
|
|
static const uint32_t tg_timer_regs_map[4] = {0x1001e2f1, 0x80000000, 0x0, 0x0};
|
2024-05-22 22:42:30 -04:00
|
|
|
|
2024-06-05 05:44:03 -04:00
|
|
|
const regdma_entries_config_t tg0_timer_regdma_entries[] = {
|
|
|
|
// backup stage: trigger a soft capture
|
2024-05-22 22:42:30 -04:00
|
|
|
[0] = {
|
2024-06-05 05:44:03 -04:00
|
|
|
.config = REGDMA_LINK_WRITE_INIT(REGDMA_TG0_TIMER_LINK(0x00),
|
|
|
|
TIMG_T0UPDATE_REG(0), TIMG_T0_UPDATE, TIMG_T0_UPDATE_M, 0, 1),
|
2024-08-12 07:47:25 -04:00
|
|
|
.owner = TIMG_RETENTION_ENTRY
|
2024-06-05 05:44:03 -04:00
|
|
|
},
|
|
|
|
[1] = {
|
|
|
|
.config = REGDMA_LINK_WRITE_INIT(REGDMA_TG0_TIMER_LINK(0x01),
|
|
|
|
TIMG_T1UPDATE_REG(0), TIMG_T1_UPDATE, TIMG_T1_UPDATE_M, 0, 1),
|
2024-08-12 07:47:25 -04:00
|
|
|
.owner = TIMG_RETENTION_ENTRY
|
2024-06-05 05:44:03 -04:00
|
|
|
},
|
|
|
|
// backup stage: wait for the capture done
|
|
|
|
[2] = {
|
|
|
|
.config = REGDMA_LINK_WAIT_INIT(REGDMA_TG0_TIMER_LINK(0x02),
|
|
|
|
TIMG_T0UPDATE_REG(0), 0x0, TIMG_T0_UPDATE_M, 0, 1),
|
2024-08-12 07:47:25 -04:00
|
|
|
.owner = TIMG_RETENTION_ENTRY
|
2024-06-05 05:44:03 -04:00
|
|
|
},
|
|
|
|
[3] = {
|
|
|
|
.config = REGDMA_LINK_WAIT_INIT(REGDMA_TG0_TIMER_LINK(0x03),
|
|
|
|
TIMG_T1UPDATE_REG(0), 0x0, TIMG_T1_UPDATE_M, 0, 1),
|
2024-08-12 07:47:25 -04:00
|
|
|
.owner = TIMG_RETENTION_ENTRY
|
2024-06-05 05:44:03 -04:00
|
|
|
},
|
|
|
|
// backup stage: save the captured counter value
|
|
|
|
// restore stage: store the captured counter value to the loader register
|
|
|
|
[4] = {
|
|
|
|
.config = REGDMA_LINK_CONTINUOUS_INIT(REGDMA_TG0_TIMER_LINK(0x04),
|
|
|
|
TIMG_T0LO_REG(0), TIMG_T0LOADLO_REG(0), 2, 0, 0),
|
2024-08-12 07:47:25 -04:00
|
|
|
.owner = TIMG_RETENTION_ENTRY
|
2024-06-05 05:44:03 -04:00
|
|
|
},
|
|
|
|
[5] = {
|
|
|
|
.config = REGDMA_LINK_CONTINUOUS_INIT(REGDMA_TG0_TIMER_LINK(0x05),
|
|
|
|
TIMG_T0HI_REG(0), TIMG_T0LOADHI_REG(0), 2, 0, 0),
|
2024-08-12 07:47:25 -04:00
|
|
|
.owner = TIMG_RETENTION_ENTRY
|
2024-06-05 05:44:03 -04:00
|
|
|
},
|
|
|
|
[6] = {
|
|
|
|
.config = REGDMA_LINK_CONTINUOUS_INIT(REGDMA_TG0_TIMER_LINK(0x06),
|
|
|
|
TIMG_T1LO_REG(0), TIMG_T1LOADLO_REG(0), 2, 0, 0),
|
2024-08-12 07:47:25 -04:00
|
|
|
.owner = TIMG_RETENTION_ENTRY
|
2024-06-05 05:44:03 -04:00
|
|
|
},
|
|
|
|
[7] = {
|
|
|
|
.config = REGDMA_LINK_CONTINUOUS_INIT(REGDMA_TG0_TIMER_LINK(0x07),
|
|
|
|
TIMG_T1HI_REG(0), TIMG_T1LOADHI_REG(0), 2, 0, 0),
|
2024-08-12 07:47:25 -04:00
|
|
|
.owner = TIMG_RETENTION_ENTRY
|
2024-06-05 05:44:03 -04:00
|
|
|
},
|
|
|
|
// restore stage: trigger a soft reload, so the timer can continue from where it was backed up
|
|
|
|
[8] = {
|
|
|
|
.config = REGDMA_LINK_WRITE_INIT(REGDMA_TG0_TIMER_LINK(0x08),
|
|
|
|
TIMG_T0LOAD_REG(0), 0x1, TIMG_T0_LOAD_M, 1, 0),
|
2024-08-12 07:47:25 -04:00
|
|
|
.owner = TIMG_RETENTION_ENTRY
|
2024-06-05 05:44:03 -04:00
|
|
|
},
|
|
|
|
[9] = {
|
|
|
|
.config = REGDMA_LINK_WRITE_INIT(REGDMA_TG0_TIMER_LINK(0x09),
|
|
|
|
TIMG_T1LOAD_REG(0), 0x1, TIMG_T1_LOAD_M, 1, 0),
|
2024-08-12 07:47:25 -04:00
|
|
|
.owner = TIMG_RETENTION_ENTRY
|
2024-06-05 05:44:03 -04:00
|
|
|
},
|
|
|
|
// backup stage: save other configuration and status registers
|
|
|
|
// restore stage: restore the configuration and status registers
|
|
|
|
[10] = {
|
|
|
|
.config = REGDMA_LINK_ADDR_MAP_INIT(REGDMA_TG0_TIMER_LINK(0x0a),
|
|
|
|
TIMG_T0CONFIG_REG(0), TIMG_T0CONFIG_REG(0),
|
|
|
|
TG_TIMER_RETENTION_REGS_CNT, 0, 0,
|
|
|
|
tg_timer_regs_map[0], tg_timer_regs_map[1],
|
|
|
|
tg_timer_regs_map[2], tg_timer_regs_map[3]),
|
2024-08-12 07:47:25 -04:00
|
|
|
.owner = TIMG_RETENTION_ENTRY
|
2024-06-05 05:44:03 -04:00
|
|
|
},
|
2024-05-22 22:42:30 -04:00
|
|
|
};
|
|
|
|
|
2024-06-05 05:44:03 -04:00
|
|
|
const regdma_entries_config_t tg1_timer_regdma_entries[] = {
|
|
|
|
// backup stage: trigger a soft capture
|
2024-05-22 22:42:30 -04:00
|
|
|
[0] = {
|
2024-06-05 05:44:03 -04:00
|
|
|
.config = REGDMA_LINK_WRITE_INIT(REGDMA_TG1_TIMER_LINK(0x00),
|
|
|
|
TIMG_T0UPDATE_REG(1), TIMG_T0_UPDATE, TIMG_T0_UPDATE_M, 0, 1),
|
2024-08-12 07:47:25 -04:00
|
|
|
.owner = TIMG_RETENTION_ENTRY
|
2024-06-05 05:44:03 -04:00
|
|
|
},
|
|
|
|
[1] = {
|
|
|
|
.config = REGDMA_LINK_WRITE_INIT(REGDMA_TG1_TIMER_LINK(0x01),
|
|
|
|
TIMG_T1UPDATE_REG(1), TIMG_T1_UPDATE, TIMG_T1_UPDATE_M, 0, 1),
|
2024-08-12 07:47:25 -04:00
|
|
|
.owner = TIMG_RETENTION_ENTRY
|
2024-06-05 05:44:03 -04:00
|
|
|
},
|
|
|
|
// backup stage: wait for the capture done
|
|
|
|
[2] = {
|
|
|
|
.config = REGDMA_LINK_WAIT_INIT(REGDMA_TG1_TIMER_LINK(0x02),
|
|
|
|
TIMG_T0UPDATE_REG(1), 0x0, TIMG_T0_UPDATE_M, 0, 1),
|
2024-08-12 07:47:25 -04:00
|
|
|
.owner = TIMG_RETENTION_ENTRY
|
2024-06-05 05:44:03 -04:00
|
|
|
},
|
|
|
|
[3] = {
|
|
|
|
.config = REGDMA_LINK_WAIT_INIT(REGDMA_TG1_TIMER_LINK(0x03),
|
|
|
|
TIMG_T1UPDATE_REG(1), 0x0, TIMG_T1_UPDATE_M, 0, 1),
|
2024-08-12 07:47:25 -04:00
|
|
|
.owner = TIMG_RETENTION_ENTRY
|
2024-06-05 05:44:03 -04:00
|
|
|
},
|
|
|
|
// backup stage: save the captured counter value
|
|
|
|
// restore stage: store the captured counter value to the loader register
|
|
|
|
[4] = {
|
|
|
|
.config = REGDMA_LINK_CONTINUOUS_INIT(REGDMA_TG1_TIMER_LINK(0x04),
|
|
|
|
TIMG_T0LO_REG(1), TIMG_T0LOADLO_REG(1), 2, 0, 0),
|
2024-08-12 07:47:25 -04:00
|
|
|
.owner = TIMG_RETENTION_ENTRY
|
2024-06-05 05:44:03 -04:00
|
|
|
},
|
|
|
|
[5] = {
|
|
|
|
.config = REGDMA_LINK_CONTINUOUS_INIT(REGDMA_TG1_TIMER_LINK(0x05),
|
|
|
|
TIMG_T0HI_REG(1), TIMG_T0LOADHI_REG(1), 2, 0, 0),
|
2024-08-12 07:47:25 -04:00
|
|
|
.owner = TIMG_RETENTION_ENTRY
|
2024-06-05 05:44:03 -04:00
|
|
|
},
|
|
|
|
[6] = {
|
|
|
|
.config = REGDMA_LINK_CONTINUOUS_INIT(REGDMA_TG1_TIMER_LINK(0x06),
|
|
|
|
TIMG_T1LO_REG(1), TIMG_T1LOADLO_REG(1), 2, 0, 0),
|
2024-08-12 07:47:25 -04:00
|
|
|
.owner = TIMG_RETENTION_ENTRY
|
2024-06-05 05:44:03 -04:00
|
|
|
},
|
|
|
|
[7] = {
|
|
|
|
.config = REGDMA_LINK_CONTINUOUS_INIT(REGDMA_TG1_TIMER_LINK(0x07),
|
|
|
|
TIMG_T1HI_REG(1), TIMG_T1LOADHI_REG(1), 2, 0, 0),
|
2024-08-12 07:47:25 -04:00
|
|
|
.owner = TIMG_RETENTION_ENTRY
|
2024-06-05 05:44:03 -04:00
|
|
|
},
|
|
|
|
// restore stage: trigger a soft reload, so the timer can continue from where it was backed up
|
|
|
|
[8] = {
|
|
|
|
.config = REGDMA_LINK_WRITE_INIT(REGDMA_TG1_TIMER_LINK(0x08),
|
|
|
|
TIMG_T0LOAD_REG(1), 0x1, TIMG_T0_LOAD_M, 1, 0),
|
2024-08-12 07:47:25 -04:00
|
|
|
.owner = TIMG_RETENTION_ENTRY
|
2024-06-05 05:44:03 -04:00
|
|
|
},
|
|
|
|
[9] = {
|
|
|
|
.config = REGDMA_LINK_WRITE_INIT(REGDMA_TG1_TIMER_LINK(0x09),
|
|
|
|
TIMG_T1LOAD_REG(1), 0x1, TIMG_T1_LOAD_M, 1, 0),
|
2024-08-12 07:47:25 -04:00
|
|
|
.owner = TIMG_RETENTION_ENTRY
|
2024-06-05 05:44:03 -04:00
|
|
|
},
|
|
|
|
// backup stage: save other configuration and status registers
|
|
|
|
// restore stage: restore the configuration and status registers
|
|
|
|
[10] = {
|
|
|
|
.config = REGDMA_LINK_ADDR_MAP_INIT(REGDMA_TG1_TIMER_LINK(0x0a),
|
|
|
|
TIMG_T0CONFIG_REG(1), TIMG_T0CONFIG_REG(1), TG_TIMER_RETENTION_REGS_CNT, 0, 0,
|
|
|
|
tg_timer_regs_map[0], tg_timer_regs_map[1],
|
|
|
|
tg_timer_regs_map[2], tg_timer_regs_map[3]),
|
2024-08-12 07:47:25 -04:00
|
|
|
.owner = TIMG_RETENTION_ENTRY
|
2024-06-05 05:44:03 -04:00
|
|
|
},
|
2024-05-22 22:42:52 -04:00
|
|
|
};
|
2024-05-22 22:42:30 -04:00
|
|
|
|
2024-06-05 05:44:03 -04:00
|
|
|
const tg_timer_reg_retention_info_t tg_timer_reg_retention_info[SOC_TIMER_GROUPS] = {
|
|
|
|
[0] = {
|
|
|
|
.regdma_entry_array = tg0_timer_regdma_entries,
|
|
|
|
.array_size = ARRAY_SIZE(tg0_timer_regdma_entries)
|
|
|
|
},
|
|
|
|
[1] = {
|
|
|
|
.regdma_entry_array = tg1_timer_regdma_entries,
|
|
|
|
.array_size = ARRAY_SIZE(tg1_timer_regdma_entries)
|
|
|
|
},
|
2024-05-22 22:42:30 -04:00
|
|
|
};
|