mirror of
https://github.com/espressif/esp-idf.git
synced 2024-10-05 20:47:46 -04:00
638 lines
28 KiB
C
638 lines
28 KiB
C
/*
|
|
* SPDX-FileCopyrightText: 2017-2022 Espressif Systems (Shanghai) CO LTD
|
|
*
|
|
* SPDX-License-Identifier: Apache-2.0
|
|
*/
|
|
#ifndef _SOC_SYSCON_REG_H_
|
|
#define _SOC_SYSCON_REG_H_
|
|
|
|
|
|
#ifdef __cplusplus
|
|
extern "C" {
|
|
#endif
|
|
#include "soc.h"
|
|
|
|
#define SYSCON_SYSCLK_CONF_REG (DR_REG_SYSCON_BASE + 0x0)
|
|
/* SYSCON_RST_TICK_CNT : R/W ;bitpos:[12] ;default: 1'b0 ; */
|
|
/*description: reg_rst_tick_cnt.*/
|
|
#define SYSCON_RST_TICK_CNT (BIT(12))
|
|
#define SYSCON_RST_TICK_CNT_M (BIT(12))
|
|
#define SYSCON_RST_TICK_CNT_V 0x1
|
|
#define SYSCON_RST_TICK_CNT_S 12
|
|
/* SYSCON_CLK_EN : R/W ;bitpos:[11] ;default: 1'b0 ; */
|
|
/*description: reg_clk_en.*/
|
|
#define SYSCON_CLK_EN (BIT(11))
|
|
#define SYSCON_CLK_EN_M (BIT(11))
|
|
#define SYSCON_CLK_EN_V 0x1
|
|
#define SYSCON_CLK_EN_S 11
|
|
/* SYSCON_CLK_320M_EN : R/W ;bitpos:[10] ;default: 1'b0 ; */
|
|
/*description: reg_clk_320m_en.*/
|
|
#define SYSCON_CLK_320M_EN (BIT(10))
|
|
#define SYSCON_CLK_320M_EN_M (BIT(10))
|
|
#define SYSCON_CLK_320M_EN_V 0x1
|
|
#define SYSCON_CLK_320M_EN_S 10
|
|
/* SYSCON_PRE_DIV_CNT : R/W ;bitpos:[9:0] ;default: 10'h1 ; */
|
|
/*description: reg_pre_div_cnt.*/
|
|
#define SYSCON_PRE_DIV_CNT 0x000003FF
|
|
#define SYSCON_PRE_DIV_CNT_M ((SYSCON_PRE_DIV_CNT_V)<<(SYSCON_PRE_DIV_CNT_S))
|
|
#define SYSCON_PRE_DIV_CNT_V 0x3FF
|
|
#define SYSCON_PRE_DIV_CNT_S 0
|
|
|
|
#define SYSCON_TICK_CONF_REG (DR_REG_SYSCON_BASE + 0x4)
|
|
/* SYSCON_TICK_ENABLE : R/W ;bitpos:[16] ;default: 1'd1 ; */
|
|
/*description: reg_tick_enable.*/
|
|
#define SYSCON_TICK_ENABLE (BIT(16))
|
|
#define SYSCON_TICK_ENABLE_M (BIT(16))
|
|
#define SYSCON_TICK_ENABLE_V 0x1
|
|
#define SYSCON_TICK_ENABLE_S 16
|
|
/* SYSCON_CK8M_TICK_NUM : R/W ;bitpos:[15:8] ;default: 8'd7 ; */
|
|
/*description: reg_ck8m_tick_num.*/
|
|
#define SYSCON_CK8M_TICK_NUM 0x000000FF
|
|
#define SYSCON_CK8M_TICK_NUM_M ((SYSCON_CK8M_TICK_NUM_V)<<(SYSCON_CK8M_TICK_NUM_S))
|
|
#define SYSCON_CK8M_TICK_NUM_V 0xFF
|
|
#define SYSCON_CK8M_TICK_NUM_S 8
|
|
/* SYSCON_XTAL_TICK_NUM : R/W ;bitpos:[7:0] ;default: 8'd39 ; */
|
|
/*description: reg_xtal_tick_num.*/
|
|
#define SYSCON_XTAL_TICK_NUM 0x000000FF
|
|
#define SYSCON_XTAL_TICK_NUM_M ((SYSCON_XTAL_TICK_NUM_V)<<(SYSCON_XTAL_TICK_NUM_S))
|
|
#define SYSCON_XTAL_TICK_NUM_V 0xFF
|
|
#define SYSCON_XTAL_TICK_NUM_S 0
|
|
|
|
#define SYSCON_CLK_OUT_EN_REG (DR_REG_SYSCON_BASE + 0x8)
|
|
/* SYSCON_CLK_XTAL_OEN : R/W ;bitpos:[10] ;default: 1'b1 ; */
|
|
/*description: reg_clk_xtal_oen.*/
|
|
#define SYSCON_CLK_XTAL_OEN (BIT(10))
|
|
#define SYSCON_CLK_XTAL_OEN_M (BIT(10))
|
|
#define SYSCON_CLK_XTAL_OEN_V 0x1
|
|
#define SYSCON_CLK_XTAL_OEN_S 10
|
|
/* SYSCON_CLK40X_BB_OEN : R/W ;bitpos:[9] ;default: 1'b1 ; */
|
|
/*description: reg_clk40x_bb_oen.*/
|
|
#define SYSCON_CLK40X_BB_OEN (BIT(9))
|
|
#define SYSCON_CLK40X_BB_OEN_M (BIT(9))
|
|
#define SYSCON_CLK40X_BB_OEN_V 0x1
|
|
#define SYSCON_CLK40X_BB_OEN_S 9
|
|
/* SYSCON_CLK_DAC_CPU_OEN : R/W ;bitpos:[8] ;default: 1'b1 ; */
|
|
/*description: reg_clk_dac_cpu_oen.*/
|
|
#define SYSCON_CLK_DAC_CPU_OEN (BIT(8))
|
|
#define SYSCON_CLK_DAC_CPU_OEN_M (BIT(8))
|
|
#define SYSCON_CLK_DAC_CPU_OEN_V 0x1
|
|
#define SYSCON_CLK_DAC_CPU_OEN_S 8
|
|
/* SYSCON_CLK_ADC_INF_OEN : R/W ;bitpos:[7] ;default: 1'b1 ; */
|
|
/*description: reg_clk_adc_inf_oen.*/
|
|
#define SYSCON_CLK_ADC_INF_OEN (BIT(7))
|
|
#define SYSCON_CLK_ADC_INF_OEN_M (BIT(7))
|
|
#define SYSCON_CLK_ADC_INF_OEN_V 0x1
|
|
#define SYSCON_CLK_ADC_INF_OEN_S 7
|
|
/* SYSCON_CLK_320M_OEN : R/W ;bitpos:[6] ;default: 1'b1 ; */
|
|
/*description: reg_clk_320m_oen.*/
|
|
#define SYSCON_CLK_320M_OEN (BIT(6))
|
|
#define SYSCON_CLK_320M_OEN_M (BIT(6))
|
|
#define SYSCON_CLK_320M_OEN_V 0x1
|
|
#define SYSCON_CLK_320M_OEN_S 6
|
|
/* SYSCON_CLK160_OEN : R/W ;bitpos:[5] ;default: 1'b1 ; */
|
|
/*description: reg_clk160_oen.*/
|
|
#define SYSCON_CLK160_OEN (BIT(5))
|
|
#define SYSCON_CLK160_OEN_M (BIT(5))
|
|
#define SYSCON_CLK160_OEN_V 0x1
|
|
#define SYSCON_CLK160_OEN_S 5
|
|
/* SYSCON_CLK80_OEN : R/W ;bitpos:[4] ;default: 1'b1 ; */
|
|
/*description: reg_clk80_oen.*/
|
|
#define SYSCON_CLK80_OEN (BIT(4))
|
|
#define SYSCON_CLK80_OEN_M (BIT(4))
|
|
#define SYSCON_CLK80_OEN_V 0x1
|
|
#define SYSCON_CLK80_OEN_S 4
|
|
/* SYSCON_CLK_BB_OEN : R/W ;bitpos:[3] ;default: 1'b1 ; */
|
|
/*description: reg_clk_bb_oen.*/
|
|
#define SYSCON_CLK_BB_OEN (BIT(3))
|
|
#define SYSCON_CLK_BB_OEN_M (BIT(3))
|
|
#define SYSCON_CLK_BB_OEN_V 0x1
|
|
#define SYSCON_CLK_BB_OEN_S 3
|
|
/* SYSCON_CLK44_OEN : R/W ;bitpos:[2] ;default: 1'b1 ; */
|
|
/*description: reg_clk44_oen.*/
|
|
#define SYSCON_CLK44_OEN (BIT(2))
|
|
#define SYSCON_CLK44_OEN_M (BIT(2))
|
|
#define SYSCON_CLK44_OEN_V 0x1
|
|
#define SYSCON_CLK44_OEN_S 2
|
|
/* SYSCON_CLK22_OEN : R/W ;bitpos:[1] ;default: 1'b1 ; */
|
|
/*description: reg_clk22_oen.*/
|
|
#define SYSCON_CLK22_OEN (BIT(1))
|
|
#define SYSCON_CLK22_OEN_M (BIT(1))
|
|
#define SYSCON_CLK22_OEN_V 0x1
|
|
#define SYSCON_CLK22_OEN_S 1
|
|
/* SYSCON_CLK20_OEN : R/W ;bitpos:[0] ;default: 1'b1 ; */
|
|
/*description: reg_clk20_oen.*/
|
|
#define SYSCON_CLK20_OEN (BIT(0))
|
|
#define SYSCON_CLK20_OEN_M (BIT(0))
|
|
#define SYSCON_CLK20_OEN_V 0x1
|
|
#define SYSCON_CLK20_OEN_S 0
|
|
|
|
#define SYSCON_WIFI_BB_CFG_REG (DR_REG_SYSCON_BASE + 0xC)
|
|
/* SYSCON_WIFI_BB_CFG : R/W ;bitpos:[31:0] ;default: 32'h0 ; */
|
|
/*description: reg_wifi_bb_cfg.*/
|
|
#define SYSCON_WIFI_BB_CFG 0xFFFFFFFF
|
|
#define SYSCON_WIFI_BB_CFG_M ((SYSCON_WIFI_BB_CFG_V)<<(SYSCON_WIFI_BB_CFG_S))
|
|
#define SYSCON_WIFI_BB_CFG_V 0xFFFFFFFF
|
|
#define SYSCON_WIFI_BB_CFG_S 0
|
|
|
|
#define SYSCON_WIFI_BB_CFG_2_REG (DR_REG_SYSCON_BASE + 0x10)
|
|
/* SYSCON_WIFI_BB_CFG_2 : R/W ;bitpos:[31:0] ;default: 32'h0 ; */
|
|
/*description: reg_wifi_bb_cfg_2.*/
|
|
#define SYSCON_WIFI_BB_CFG_2 0xFFFFFFFF
|
|
#define SYSCON_WIFI_BB_CFG_2_M ((SYSCON_WIFI_BB_CFG_2_V)<<(SYSCON_WIFI_BB_CFG_2_S))
|
|
#define SYSCON_WIFI_BB_CFG_2_V 0xFFFFFFFF
|
|
#define SYSCON_WIFI_BB_CFG_2_S 0
|
|
|
|
#define SYSCON_WIFI_CLK_EN_REG (DR_REG_SYSCON_BASE + 0x14)
|
|
/* SYSCON_WIFI_CLK_EN : R/W ;bitpos:[31:0] ;default: 32'hfffce030 ; */
|
|
/*description: reg_wifi_clk_en.*/
|
|
#define SYSCON_WIFI_CLK_EN 0xFFFFFFFF
|
|
#define SYSCON_WIFI_CLK_EN_M ((SYSCON_WIFI_CLK_EN_V)<<(SYSCON_WIFI_CLK_EN_S))
|
|
#define SYSCON_WIFI_CLK_EN_V 0xFFFFFFFF
|
|
#define SYSCON_WIFI_CLK_EN_S 0
|
|
|
|
#define SYSCON_WIFI_RST_EN_REG (DR_REG_SYSCON_BASE + 0x18)
|
|
/* SYSCON_WIFI_RST : R/W ;bitpos:[31:0] ;default: 32'h0 ; */
|
|
/*description: reg_wifi_rst.*/
|
|
#define SYSCON_WIFI_RST 0xFFFFFFFF
|
|
#define SYSCON_WIFI_RST_M ((SYSCON_WIFI_RST_V)<<(SYSCON_WIFI_RST_S))
|
|
#define SYSCON_WIFI_RST_V 0xFFFFFFFF
|
|
#define SYSCON_WIFI_RST_S 0
|
|
|
|
#define SYSTEM_WIFI_CLK_EN_REG SYSCON_WIFI_CLK_EN_REG
|
|
/* SYSTEM_WIFI_CLK_EN : R/W ;bitpos:[31:0] ;default: 32'hfffce030 ; */
|
|
/*description: */
|
|
#define SYSTEM_WIFI_CLK_EN 0x00FB9FCF
|
|
#define SYSTEM_WIFI_CLK_EN_M ((SYSTEM_WIFI_CLK_EN_V)<<(SYSTEM_WIFI_CLK_EN_S))
|
|
#define SYSTEM_WIFI_CLK_EN_V 0x00FB9FCF
|
|
#define SYSTEM_WIFI_CLK_EN_S 0
|
|
|
|
/* Mask for all Wifi clock bits, 6 */
|
|
#define SYSTEM_WIFI_CLK_WIFI_EN 0x0
|
|
#define SYSTEM_WIFI_CLK_WIFI_EN_M ((SYSTEM_WIFI_CLK_WIFI_EN_V)<<(SYSTEM_WIFI_CLK_WIFI_EN_S))
|
|
#define SYSTEM_WIFI_CLK_WIFI_EN_V 0x0
|
|
#define SYSTEM_WIFI_CLK_WIFI_EN_S 0
|
|
/* Mask for all Bluetooth clock bits, 11, 12, 16, 17 */
|
|
#define SYSTEM_WIFI_CLK_BT_EN 0x0
|
|
#define SYSTEM_WIFI_CLK_BT_EN_M ((SYSTEM_WIFI_CLK_BT_EN_V)<<(SYSTEM_WIFI_CLK_BT_EN_S))
|
|
#define SYSTEM_WIFI_CLK_BT_EN_V 0x0
|
|
#define SYSTEM_WIFI_CLK_BT_EN_S 0
|
|
/* Mask for clock bits used by both WIFI and Bluetooth, 0, 1, 2, 3, 7, 8, 9, 10, 19, 20, 21, 22, 23 */
|
|
#define SYSTEM_WIFI_CLK_WIFI_BT_COMMON_M 0x78078F
|
|
|
|
/* Digital team to check */
|
|
//bluetooth baseband bit11
|
|
#define SYSTEM_BT_BASEBAND_EN BIT(11)
|
|
//bluetooth LC bit16 and bit17
|
|
#define SYSTEM_BT_LC_EN (BIT(16)|BIT(17))
|
|
|
|
/* Remaining single bit clock masks */
|
|
#define SYSTEM_WIFI_CLK_SDIOSLAVE_EN BIT(4)
|
|
#define SYSTEM_WIFI_CLK_UNUSED_BIT5 BIT(5)
|
|
#define SYSTEM_WIFI_CLK_UNUSED_BIT12 BIT(12)
|
|
#define SYSTEM_WIFI_CLK_EMAC_EN BIT(14)
|
|
#define SYSTEM_WIFI_CLK_RNG_EN BIT(15)
|
|
|
|
#define SYSTEM_CORE_RST_EN_REG SYSTEM_WIFI_RST_EN_REG
|
|
#define SYSTEM_WIFI_RST_EN_REG SYSCON_WIFI_RST_EN_REG
|
|
/* SYSTEM_WIFI_RST_EN : R/W ;bitpos:[31:0] ;default: 32'h0 ; */
|
|
/*description: */
|
|
#define SYSTEM_BB_RST BIT(0)
|
|
#define SYSTEM_FE_RST BIT(1)
|
|
#define SYSTEM_MAC_RST BIT(2)
|
|
#define SYSTEM_BT_RST BIT(3)
|
|
#define SYSTEM_BTMAC_RST BIT(4)
|
|
#define SYSTEM_SDIO_RST BIT(5)
|
|
#define SYSTEM_EMAC_RST BIT(7)
|
|
#define SYSTEM_MACPWR_RST BIT(8)
|
|
#define SYSTEM_RW_BTMAC_RST BIT(9)
|
|
#define SYSTEM_RW_BTLP_RST BIT(10)
|
|
#define BLE_REG_REST_BIT BIT(11)
|
|
#define BLE_PWR_REG_REST_BIT BIT(12)
|
|
#define BLE_BB_REG_REST_BIT BIT(13)
|
|
#define BLE_RPA_REST_BIT BIT(27)
|
|
|
|
#define SYSCON_HOST_INF_SEL_REG (DR_REG_SYSCON_BASE + 0x1C)
|
|
/* SYSCON_PERI_IO_SWAP : R/W ;bitpos:[7:0] ;default: 8'h0 ; */
|
|
/*description: reg_peri_io_swap.*/
|
|
#define SYSCON_PERI_IO_SWAP 0x000000FF
|
|
#define SYSCON_PERI_IO_SWAP_M ((SYSCON_PERI_IO_SWAP_V)<<(SYSCON_PERI_IO_SWAP_S))
|
|
#define SYSCON_PERI_IO_SWAP_V 0xFF
|
|
#define SYSCON_PERI_IO_SWAP_S 0
|
|
|
|
#define SYSCON_EXT_MEM_PMS_LOCK_REG (DR_REG_SYSCON_BASE + 0x20)
|
|
/* SYSCON_EXT_MEM_PMS_LOCK : R/W ;bitpos:[0] ;default: 1'b0 ; */
|
|
/*description: reg_ext_mem_pms_lock.*/
|
|
#define SYSCON_EXT_MEM_PMS_LOCK (BIT(0))
|
|
#define SYSCON_EXT_MEM_PMS_LOCK_M (BIT(0))
|
|
#define SYSCON_EXT_MEM_PMS_LOCK_V 0x1
|
|
#define SYSCON_EXT_MEM_PMS_LOCK_S 0
|
|
|
|
#define SYSCON_FLASH_ACE0_ATTR_REG (DR_REG_SYSCON_BASE + 0x28)
|
|
/* SYSCON_FLASH_ACE0_ATTR : R/W ;bitpos:[1:0] ;default: 2'h3 ; */
|
|
/*description: reg_flash_ace0_attr.*/
|
|
#define SYSCON_FLASH_ACE0_ATTR 0x00000003
|
|
#define SYSCON_FLASH_ACE0_ATTR_M ((SYSCON_FLASH_ACE0_ATTR_V)<<(SYSCON_FLASH_ACE0_ATTR_S))
|
|
#define SYSCON_FLASH_ACE0_ATTR_V 0x3
|
|
#define SYSCON_FLASH_ACE0_ATTR_S 0
|
|
|
|
#define SYSCON_FLASH_ACE1_ATTR_REG (DR_REG_SYSCON_BASE + 0x2C)
|
|
/* SYSCON_FLASH_ACE1_ATTR : R/W ;bitpos:[1:0] ;default: 2'h3 ; */
|
|
/*description: reg_flash_ace1_attr.*/
|
|
#define SYSCON_FLASH_ACE1_ATTR 0x00000003
|
|
#define SYSCON_FLASH_ACE1_ATTR_M ((SYSCON_FLASH_ACE1_ATTR_V)<<(SYSCON_FLASH_ACE1_ATTR_S))
|
|
#define SYSCON_FLASH_ACE1_ATTR_V 0x3
|
|
#define SYSCON_FLASH_ACE1_ATTR_S 0
|
|
|
|
#define SYSCON_FLASH_ACE2_ATTR_REG (DR_REG_SYSCON_BASE + 0x30)
|
|
/* SYSCON_FLASH_ACE2_ATTR : R/W ;bitpos:[1:0] ;default: 2'h3 ; */
|
|
/*description: reg_flash_ace2_attr.*/
|
|
#define SYSCON_FLASH_ACE2_ATTR 0x00000003
|
|
#define SYSCON_FLASH_ACE2_ATTR_M ((SYSCON_FLASH_ACE2_ATTR_V)<<(SYSCON_FLASH_ACE2_ATTR_S))
|
|
#define SYSCON_FLASH_ACE2_ATTR_V 0x3
|
|
#define SYSCON_FLASH_ACE2_ATTR_S 0
|
|
|
|
#define SYSCON_FLASH_ACE3_ATTR_REG (DR_REG_SYSCON_BASE + 0x34)
|
|
/* SYSCON_FLASH_ACE3_ATTR : R/W ;bitpos:[1:0] ;default: 2'h3 ; */
|
|
/*description: reg_flash_ace3_attr.*/
|
|
#define SYSCON_FLASH_ACE3_ATTR 0x00000003
|
|
#define SYSCON_FLASH_ACE3_ATTR_M ((SYSCON_FLASH_ACE3_ATTR_V)<<(SYSCON_FLASH_ACE3_ATTR_S))
|
|
#define SYSCON_FLASH_ACE3_ATTR_V 0x3
|
|
#define SYSCON_FLASH_ACE3_ATTR_S 0
|
|
|
|
#define SYSCON_FLASH_ACE0_ADDR_REG (DR_REG_SYSCON_BASE + 0x38)
|
|
/* SYSCON_FLASH_ACE0_ADDR_S : R/W ;bitpos:[31:0] ;default: 32'h0 ; */
|
|
/*description: reg_flash_ace0_addr_s.*/
|
|
#define SYSCON_FLASH_ACE0_ADDR_S 0xFFFFFFFF
|
|
#define SYSCON_FLASH_ACE0_ADDR_S_M ((SYSCON_FLASH_ACE0_ADDR_S_V)<<(SYSCON_FLASH_ACE0_ADDR_S_S))
|
|
#define SYSCON_FLASH_ACE0_ADDR_S_V 0xFFFFFFFF
|
|
#define SYSCON_FLASH_ACE0_ADDR_S_S 0
|
|
|
|
#define SYSCON_FLASH_ACE1_ADDR_REG (DR_REG_SYSCON_BASE + 0x3C)
|
|
/* SYSCON_FLASH_ACE1_ADDR_S : R/W ;bitpos:[31:0] ;default: 32'h400000 ; */
|
|
/*description: reg_flash_ace1_addr_s.*/
|
|
#define SYSCON_FLASH_ACE1_ADDR_S 0xFFFFFFFF
|
|
#define SYSCON_FLASH_ACE1_ADDR_S_M ((SYSCON_FLASH_ACE1_ADDR_S_V)<<(SYSCON_FLASH_ACE1_ADDR_S_S))
|
|
#define SYSCON_FLASH_ACE1_ADDR_S_V 0xFFFFFFFF
|
|
#define SYSCON_FLASH_ACE1_ADDR_S_S 0
|
|
|
|
#define SYSCON_FLASH_ACE2_ADDR_REG (DR_REG_SYSCON_BASE + 0x40)
|
|
/* SYSCON_FLASH_ACE2_ADDR_S : R/W ;bitpos:[31:0] ;default: 32'h800000 ; */
|
|
/*description: reg_flash_ace2_addr_s.*/
|
|
#define SYSCON_FLASH_ACE2_ADDR_S 0xFFFFFFFF
|
|
#define SYSCON_FLASH_ACE2_ADDR_S_M ((SYSCON_FLASH_ACE2_ADDR_S_V)<<(SYSCON_FLASH_ACE2_ADDR_S_S))
|
|
#define SYSCON_FLASH_ACE2_ADDR_S_V 0xFFFFFFFF
|
|
#define SYSCON_FLASH_ACE2_ADDR_S_S 0
|
|
|
|
#define SYSCON_FLASH_ACE3_ADDR_REG (DR_REG_SYSCON_BASE + 0x44)
|
|
/* SYSCON_FLASH_ACE3_ADDR_S : R/W ;bitpos:[31:0] ;default: 32'hc00000 ; */
|
|
/*description: reg_flash_ace3_addr_s.*/
|
|
#define SYSCON_FLASH_ACE3_ADDR_S 0xFFFFFFFF
|
|
#define SYSCON_FLASH_ACE3_ADDR_S_M ((SYSCON_FLASH_ACE3_ADDR_S_V)<<(SYSCON_FLASH_ACE3_ADDR_S_S))
|
|
#define SYSCON_FLASH_ACE3_ADDR_S_V 0xFFFFFFFF
|
|
#define SYSCON_FLASH_ACE3_ADDR_S_S 0
|
|
|
|
#define SYSCON_FLASH_ACE0_SIZE_REG (DR_REG_SYSCON_BASE + 0x48)
|
|
/* SYSCON_FLASH_ACE0_SIZE : R/W ;bitpos:[12:0] ;default: 13'h400 ; */
|
|
/*description: reg_flash_ace0_size.*/
|
|
#define SYSCON_FLASH_ACE0_SIZE 0x00001FFF
|
|
#define SYSCON_FLASH_ACE0_SIZE_M ((SYSCON_FLASH_ACE0_SIZE_V)<<(SYSCON_FLASH_ACE0_SIZE_S))
|
|
#define SYSCON_FLASH_ACE0_SIZE_V 0x1FFF
|
|
#define SYSCON_FLASH_ACE0_SIZE_S 0
|
|
|
|
#define SYSCON_FLASH_ACE1_SIZE_REG (DR_REG_SYSCON_BASE + 0x4C)
|
|
/* SYSCON_FLASH_ACE1_SIZE : R/W ;bitpos:[12:0] ;default: 13'h400 ; */
|
|
/*description: reg_flash_ace1_size.*/
|
|
#define SYSCON_FLASH_ACE1_SIZE 0x00001FFF
|
|
#define SYSCON_FLASH_ACE1_SIZE_M ((SYSCON_FLASH_ACE1_SIZE_V)<<(SYSCON_FLASH_ACE1_SIZE_S))
|
|
#define SYSCON_FLASH_ACE1_SIZE_V 0x1FFF
|
|
#define SYSCON_FLASH_ACE1_SIZE_S 0
|
|
|
|
#define SYSCON_FLASH_ACE2_SIZE_REG (DR_REG_SYSCON_BASE + 0x50)
|
|
/* SYSCON_FLASH_ACE2_SIZE : R/W ;bitpos:[12:0] ;default: 13'h400 ; */
|
|
/*description: reg_flash_ace2_size.*/
|
|
#define SYSCON_FLASH_ACE2_SIZE 0x00001FFF
|
|
#define SYSCON_FLASH_ACE2_SIZE_M ((SYSCON_FLASH_ACE2_SIZE_V)<<(SYSCON_FLASH_ACE2_SIZE_S))
|
|
#define SYSCON_FLASH_ACE2_SIZE_V 0x1FFF
|
|
#define SYSCON_FLASH_ACE2_SIZE_S 0
|
|
|
|
#define SYSCON_FLASH_ACE3_SIZE_REG (DR_REG_SYSCON_BASE + 0x54)
|
|
/* SYSCON_FLASH_ACE3_SIZE : R/W ;bitpos:[12:0] ;default: 13'h400 ; */
|
|
/*description: reg_flash_ace3_size.*/
|
|
#define SYSCON_FLASH_ACE3_SIZE 0x00001FFF
|
|
#define SYSCON_FLASH_ACE3_SIZE_M ((SYSCON_FLASH_ACE3_SIZE_V)<<(SYSCON_FLASH_ACE3_SIZE_S))
|
|
#define SYSCON_FLASH_ACE3_SIZE_V 0x1FFF
|
|
#define SYSCON_FLASH_ACE3_SIZE_S 0
|
|
|
|
#define SYSCON_SPI_MEM_PMS_CTRL_REG (DR_REG_SYSCON_BASE + 0x88)
|
|
/* SYSCON_SPI_MEM_REJECT_CDE : RO ;bitpos:[6:2] ;default: 5'h0 ; */
|
|
/*description: reg_spi_mem_reject_cde.*/
|
|
#define SYSCON_SPI_MEM_REJECT_CDE 0x0000001F
|
|
#define SYSCON_SPI_MEM_REJECT_CDE_M ((SYSCON_SPI_MEM_REJECT_CDE_V)<<(SYSCON_SPI_MEM_REJECT_CDE_S))
|
|
#define SYSCON_SPI_MEM_REJECT_CDE_V 0x1F
|
|
#define SYSCON_SPI_MEM_REJECT_CDE_S 2
|
|
/* SYSCON_SPI_MEM_REJECT_CLR : WOD ;bitpos:[1] ;default: 1'b0 ; */
|
|
/*description: reg_spi_mem_reject_clr.*/
|
|
#define SYSCON_SPI_MEM_REJECT_CLR (BIT(1))
|
|
#define SYSCON_SPI_MEM_REJECT_CLR_M (BIT(1))
|
|
#define SYSCON_SPI_MEM_REJECT_CLR_V 0x1
|
|
#define SYSCON_SPI_MEM_REJECT_CLR_S 1
|
|
/* SYSCON_SPI_MEM_REJECT_INT : RO ;bitpos:[0] ;default: 1'b0 ; */
|
|
/*description: reg_spi_mem_reject_int.*/
|
|
#define SYSCON_SPI_MEM_REJECT_INT (BIT(0))
|
|
#define SYSCON_SPI_MEM_REJECT_INT_M (BIT(0))
|
|
#define SYSCON_SPI_MEM_REJECT_INT_V 0x1
|
|
#define SYSCON_SPI_MEM_REJECT_INT_S 0
|
|
|
|
#define SYSCON_SPI_MEM_REJECT_ADDR_REG (DR_REG_SYSCON_BASE + 0x8C)
|
|
/* SYSCON_SPI_MEM_REJECT_ADDR : RO ;bitpos:[31:0] ;default: 32'h0 ; */
|
|
/*description: reg_spi_mem_reject_addr.*/
|
|
#define SYSCON_SPI_MEM_REJECT_ADDR 0xFFFFFFFF
|
|
#define SYSCON_SPI_MEM_REJECT_ADDR_M ((SYSCON_SPI_MEM_REJECT_ADDR_V)<<(SYSCON_SPI_MEM_REJECT_ADDR_S))
|
|
#define SYSCON_SPI_MEM_REJECT_ADDR_V 0xFFFFFFFF
|
|
#define SYSCON_SPI_MEM_REJECT_ADDR_S 0
|
|
|
|
#define SYSCON_SDIO_CTRL_REG (DR_REG_SYSCON_BASE + 0x90)
|
|
/* SYSCON_SDIO_WIN_ACCESS_EN : R/W ;bitpos:[0] ;default: 1'h0 ; */
|
|
/*description: reg_sdio_win_access_en.*/
|
|
#define SYSCON_SDIO_WIN_ACCESS_EN (BIT(0))
|
|
#define SYSCON_SDIO_WIN_ACCESS_EN_M (BIT(0))
|
|
#define SYSCON_SDIO_WIN_ACCESS_EN_V 0x1
|
|
#define SYSCON_SDIO_WIN_ACCESS_EN_S 0
|
|
|
|
#define SYSCON_REDCY_SIG0_REG (DR_REG_SYSCON_BASE + 0x94)
|
|
/* SYSCON_REDCY_ANDOR : RO ;bitpos:[31] ;default: 1'h0 ; */
|
|
/*description: reg_redcy_andor.*/
|
|
#define SYSCON_REDCY_ANDOR (BIT(31))
|
|
#define SYSCON_REDCY_ANDOR_M (BIT(31))
|
|
#define SYSCON_REDCY_ANDOR_V 0x1
|
|
#define SYSCON_REDCY_ANDOR_S 31
|
|
/* SYSCON_REDCY_SIG0 : R/W ;bitpos:[30:0] ;default: 31'h0 ; */
|
|
/*description: reg_redcy_sig0.*/
|
|
#define SYSCON_REDCY_SIG0 0x7FFFFFFF
|
|
#define SYSCON_REDCY_SIG0_M ((SYSCON_REDCY_SIG0_V)<<(SYSCON_REDCY_SIG0_S))
|
|
#define SYSCON_REDCY_SIG0_V 0x7FFFFFFF
|
|
#define SYSCON_REDCY_SIG0_S 0
|
|
|
|
#define SYSCON_REDCY_SIG1_REG (DR_REG_SYSCON_BASE + 0x98)
|
|
/* SYSCON_REDCY_NANDOR : RO ;bitpos:[31] ;default: 1'h0 ; */
|
|
/*description: reg_redcy_nandor.*/
|
|
#define SYSCON_REDCY_NANDOR (BIT(31))
|
|
#define SYSCON_REDCY_NANDOR_M (BIT(31))
|
|
#define SYSCON_REDCY_NANDOR_V 0x1
|
|
#define SYSCON_REDCY_NANDOR_S 31
|
|
/* SYSCON_REDCY_SIG1 : R/W ;bitpos:[30:0] ;default: 31'h0 ; */
|
|
/*description: reg_redcy_sig1.*/
|
|
#define SYSCON_REDCY_SIG1 0x7FFFFFFF
|
|
#define SYSCON_REDCY_SIG1_M ((SYSCON_REDCY_SIG1_V)<<(SYSCON_REDCY_SIG1_S))
|
|
#define SYSCON_REDCY_SIG1_V 0x7FFFFFFF
|
|
#define SYSCON_REDCY_SIG1_S 0
|
|
|
|
#define SYSCON_FRONT_END_MEM_PD_REG (DR_REG_SYSCON_BASE + 0x9C)
|
|
/* SYSCON_FREQ_MEM_FORCE_PD : R/W ;bitpos:[7] ;default: 1'b0 ; */
|
|
/*description: reg_freq_mem_force_pd.*/
|
|
#define SYSCON_FREQ_MEM_FORCE_PD (BIT(7))
|
|
#define SYSCON_FREQ_MEM_FORCE_PD_M (BIT(7))
|
|
#define SYSCON_FREQ_MEM_FORCE_PD_V 0x1
|
|
#define SYSCON_FREQ_MEM_FORCE_PD_S 7
|
|
/* SYSCON_FREQ_MEM_FORCE_PU : R/W ;bitpos:[6] ;default: 1'b1 ; */
|
|
/*description: reg_freq_mem_force_pu.*/
|
|
#define SYSCON_FREQ_MEM_FORCE_PU (BIT(6))
|
|
#define SYSCON_FREQ_MEM_FORCE_PU_M (BIT(6))
|
|
#define SYSCON_FREQ_MEM_FORCE_PU_V 0x1
|
|
#define SYSCON_FREQ_MEM_FORCE_PU_S 6
|
|
/* SYSCON_DC_MEM_FORCE_PD : R/W ;bitpos:[5] ;default: 1'b0 ; */
|
|
/*description: reg_dc_mem_force_pd.*/
|
|
#define SYSCON_DC_MEM_FORCE_PD (BIT(5))
|
|
#define SYSCON_DC_MEM_FORCE_PD_M (BIT(5))
|
|
#define SYSCON_DC_MEM_FORCE_PD_V 0x1
|
|
#define SYSCON_DC_MEM_FORCE_PD_S 5
|
|
/* SYSCON_DC_MEM_FORCE_PU : R/W ;bitpos:[4] ;default: 1'b1 ; */
|
|
/*description: reg_dc_mem_force_pu.*/
|
|
#define SYSCON_DC_MEM_FORCE_PU (BIT(4))
|
|
#define SYSCON_DC_MEM_FORCE_PU_M (BIT(4))
|
|
#define SYSCON_DC_MEM_FORCE_PU_V 0x1
|
|
#define SYSCON_DC_MEM_FORCE_PU_S 4
|
|
/* SYSCON_PBUS_MEM_FORCE_PD : R/W ;bitpos:[3] ;default: 1'b0 ; */
|
|
/*description: reg_pbus_mem_force_pd.*/
|
|
#define SYSCON_PBUS_MEM_FORCE_PD (BIT(3))
|
|
#define SYSCON_PBUS_MEM_FORCE_PD_M (BIT(3))
|
|
#define SYSCON_PBUS_MEM_FORCE_PD_V 0x1
|
|
#define SYSCON_PBUS_MEM_FORCE_PD_S 3
|
|
/* SYSCON_PBUS_MEM_FORCE_PU : R/W ;bitpos:[2] ;default: 1'b1 ; */
|
|
/*description: reg_pbus_mem_force_pu.*/
|
|
#define SYSCON_PBUS_MEM_FORCE_PU (BIT(2))
|
|
#define SYSCON_PBUS_MEM_FORCE_PU_M (BIT(2))
|
|
#define SYSCON_PBUS_MEM_FORCE_PU_V 0x1
|
|
#define SYSCON_PBUS_MEM_FORCE_PU_S 2
|
|
/* SYSCON_AGC_MEM_FORCE_PD : R/W ;bitpos:[1] ;default: 1'b0 ; */
|
|
/*description: reg_agc_mem_force_pd.*/
|
|
#define SYSCON_AGC_MEM_FORCE_PD (BIT(1))
|
|
#define SYSCON_AGC_MEM_FORCE_PD_M (BIT(1))
|
|
#define SYSCON_AGC_MEM_FORCE_PD_V 0x1
|
|
#define SYSCON_AGC_MEM_FORCE_PD_S 1
|
|
/* SYSCON_AGC_MEM_FORCE_PU : R/W ;bitpos:[0] ;default: 1'b1 ; */
|
|
/*description: reg_agc_mem_force_pu.*/
|
|
#define SYSCON_AGC_MEM_FORCE_PU (BIT(0))
|
|
#define SYSCON_AGC_MEM_FORCE_PU_M (BIT(0))
|
|
#define SYSCON_AGC_MEM_FORCE_PU_V 0x1
|
|
#define SYSCON_AGC_MEM_FORCE_PU_S 0
|
|
|
|
#define SYSCON_RETENTION_CTRL_REG (DR_REG_SYSCON_BASE + 0xA0)
|
|
/* SYSCON_NOBYPASS_CPU_ISO_RST : R/W ;bitpos:[27] ;default: 1'b0 ; */
|
|
/*description: reg_nobypass_cpu_iso_rst.*/
|
|
#define SYSCON_NOBYPASS_CPU_ISO_RST (BIT(27))
|
|
#define SYSCON_NOBYPASS_CPU_ISO_RST_M (BIT(27))
|
|
#define SYSCON_NOBYPASS_CPU_ISO_RST_V 0x1
|
|
#define SYSCON_NOBYPASS_CPU_ISO_RST_S 27
|
|
/* SYSCON_RETENTION_LINK_ADDR : R/W ;bitpos:[26:0] ;default: 27'd0 ; */
|
|
/*description: reg_retention_link_addr.*/
|
|
#define SYSCON_RETENTION_LINK_ADDR 0x07FFFFFF
|
|
#define SYSCON_RETENTION_LINK_ADDR_M ((SYSCON_RETENTION_LINK_ADDR_V)<<(SYSCON_RETENTION_LINK_ADDR_S))
|
|
#define SYSCON_RETENTION_LINK_ADDR_V 0x7FFFFFF
|
|
#define SYSCON_RETENTION_LINK_ADDR_S 0
|
|
|
|
#define SYSCON_CLKGATE_FORCE_ON_REG (DR_REG_SYSCON_BASE + 0xA4)
|
|
/* SYSCON_SRAM_CLKGATE_FORCE_ON : R/W ;bitpos:[6:3] ;default: 4'hf ; */
|
|
/*description: Set the bit to 1 to force sram always have clock, for low power can clear to 0 t
|
|
hen only when have access the sram have clock.*/
|
|
#define SYSCON_SRAM_CLKGATE_FORCE_ON 0x0000000F
|
|
#define SYSCON_SRAM_CLKGATE_FORCE_ON_M ((SYSCON_SRAM_CLKGATE_FORCE_ON_V)<<(SYSCON_SRAM_CLKGATE_FORCE_ON_S))
|
|
#define SYSCON_SRAM_CLKGATE_FORCE_ON_V 0xF
|
|
#define SYSCON_SRAM_CLKGATE_FORCE_ON_S 3
|
|
/* SYSCON_ROM_CLKGATE_FORCE_ON : R/W ;bitpos:[2:0] ;default: 3'd7 ; */
|
|
/*description: Set the bit to 1 to force rom always have clock, for low power can clear to 0 th
|
|
en only when have access the rom have clock.*/
|
|
#define SYSCON_ROM_CLKGATE_FORCE_ON 0x00000007
|
|
#define SYSCON_ROM_CLKGATE_FORCE_ON_M ((SYSCON_ROM_CLKGATE_FORCE_ON_V)<<(SYSCON_ROM_CLKGATE_FORCE_ON_S))
|
|
#define SYSCON_ROM_CLKGATE_FORCE_ON_V 0x7
|
|
#define SYSCON_ROM_CLKGATE_FORCE_ON_S 0
|
|
|
|
#define SYSCON_MEM_POWER_DOWN_REG (DR_REG_SYSCON_BASE + 0xA8)
|
|
/* SYSCON_SRAM_POWER_DOWN : R/W ;bitpos:[6:3] ;default: 4'hf ; */
|
|
/*description: Set 1 to let sram power down.*/
|
|
#define SYSCON_SRAM_POWER_DOWN 0x0000000F
|
|
#define SYSCON_SRAM_POWER_DOWN_M ((SYSCON_SRAM_POWER_DOWN_V)<<(SYSCON_SRAM_POWER_DOWN_S))
|
|
#define SYSCON_SRAM_POWER_DOWN_V 0xF
|
|
#define SYSCON_SRAM_POWER_DOWN_S 3
|
|
/* SYSCON_ROM_POWER_DOWN : R/W ;bitpos:[2:0] ;default: 3'd7 ; */
|
|
/*description: Set 1 to let rom power down.*/
|
|
#define SYSCON_ROM_POWER_DOWN 0x00000007
|
|
#define SYSCON_ROM_POWER_DOWN_M ((SYSCON_ROM_POWER_DOWN_V)<<(SYSCON_ROM_POWER_DOWN_S))
|
|
#define SYSCON_ROM_POWER_DOWN_V 0x7
|
|
#define SYSCON_ROM_POWER_DOWN_S 0
|
|
|
|
#define SYSCON_MEM_POWER_UP_REG (DR_REG_SYSCON_BASE + 0xAC)
|
|
/* SYSCON_SRAM_POWER_UP : R/W ;bitpos:[6:3] ;default: 4'hf ; */
|
|
/*description: Set 1 to let sram power up.*/
|
|
#define SYSCON_SRAM_POWER_UP 0x0000000F
|
|
#define SYSCON_SRAM_POWER_UP_M ((SYSCON_SRAM_POWER_UP_V)<<(SYSCON_SRAM_POWER_UP_S))
|
|
#define SYSCON_SRAM_POWER_UP_V 0xF
|
|
#define SYSCON_SRAM_POWER_UP_S 3
|
|
/* SYSCON_ROM_POWER_UP : R/W ;bitpos:[2:0] ;default: 3'd7 ; */
|
|
/*description: Set 1 to let rom power up.*/
|
|
#define SYSCON_ROM_POWER_UP 0x00000007
|
|
#define SYSCON_ROM_POWER_UP_M ((SYSCON_ROM_POWER_UP_V)<<(SYSCON_ROM_POWER_UP_S))
|
|
#define SYSCON_ROM_POWER_UP_V 0x7
|
|
#define SYSCON_ROM_POWER_UP_S 0
|
|
|
|
#define SYSCON_RND_DATA_REG (DR_REG_SYSCON_BASE + 0xB0)
|
|
/* SYSCON_RND_DATA : RO ;bitpos:[31:0] ;default: 32'b0 ; */
|
|
/*description: reg_rnd_data.*/
|
|
#define SYSCON_RND_DATA 0xFFFFFFFF
|
|
#define SYSCON_RND_DATA_M ((SYSCON_RND_DATA_V)<<(SYSCON_RND_DATA_S))
|
|
#define SYSCON_RND_DATA_V 0xFFFFFFFF
|
|
#define SYSCON_RND_DATA_S 0
|
|
|
|
#define SYSCON_PERI_BACKUP_CONFIG_REG (DR_REG_SYSCON_BASE + 0xB4)
|
|
/* SYSCON_PERI_BACKUP_ENA : R/W ;bitpos:[31] ;default: 1'b0 ; */
|
|
/*description: reg_peri_backup_ena.*/
|
|
#define SYSCON_PERI_BACKUP_ENA (BIT(31))
|
|
#define SYSCON_PERI_BACKUP_ENA_M (BIT(31))
|
|
#define SYSCON_PERI_BACKUP_ENA_V 0x1
|
|
#define SYSCON_PERI_BACKUP_ENA_S 31
|
|
/* SYSCON_PERI_BACKUP_TO_MEM : R/W ;bitpos:[30] ;default: 1'b0 ; */
|
|
/*description: reg_peri_backup_to_mem.*/
|
|
#define SYSCON_PERI_BACKUP_TO_MEM (BIT(30))
|
|
#define SYSCON_PERI_BACKUP_TO_MEM_M (BIT(30))
|
|
#define SYSCON_PERI_BACKUP_TO_MEM_V 0x1
|
|
#define SYSCON_PERI_BACKUP_TO_MEM_S 30
|
|
/* SYSCON_PERI_BACKUP_START : WO ;bitpos:[29] ;default: 1'b0 ; */
|
|
/*description: reg_peri_backup_start.*/
|
|
#define SYSCON_PERI_BACKUP_START (BIT(29))
|
|
#define SYSCON_PERI_BACKUP_START_M (BIT(29))
|
|
#define SYSCON_PERI_BACKUP_START_V 0x1
|
|
#define SYSCON_PERI_BACKUP_START_S 29
|
|
/* SYSCON_PERI_BACKUP_SIZE : R/W ;bitpos:[28:19] ;default: 10'd0 ; */
|
|
/*description: reg_peri_backup_size.*/
|
|
#define SYSCON_PERI_BACKUP_SIZE 0x000003FF
|
|
#define SYSCON_PERI_BACKUP_SIZE_M ((SYSCON_PERI_BACKUP_SIZE_V)<<(SYSCON_PERI_BACKUP_SIZE_S))
|
|
#define SYSCON_PERI_BACKUP_SIZE_V 0x3FF
|
|
#define SYSCON_PERI_BACKUP_SIZE_S 19
|
|
/* SYSCON_PERI_BACKUP_TOUT_THRES : R/W ;bitpos:[18:9] ;default: 10'd50 ; */
|
|
/*description: reg_peri_backup_tout_thres.*/
|
|
#define SYSCON_PERI_BACKUP_TOUT_THRES 0x000003FF
|
|
#define SYSCON_PERI_BACKUP_TOUT_THRES_M ((SYSCON_PERI_BACKUP_TOUT_THRES_V)<<(SYSCON_PERI_BACKUP_TOUT_THRES_S))
|
|
#define SYSCON_PERI_BACKUP_TOUT_THRES_V 0x3FF
|
|
#define SYSCON_PERI_BACKUP_TOUT_THRES_S 9
|
|
/* SYSCON_PERI_BACKUP_BURST_LIMIT : R/W ;bitpos:[8:4] ;default: 5'd8 ; */
|
|
/*description: reg_peri_backup_burst_limit.*/
|
|
#define SYSCON_PERI_BACKUP_BURST_LIMIT 0x0000001F
|
|
#define SYSCON_PERI_BACKUP_BURST_LIMIT_M ((SYSCON_PERI_BACKUP_BURST_LIMIT_V)<<(SYSCON_PERI_BACKUP_BURST_LIMIT_S))
|
|
#define SYSCON_PERI_BACKUP_BURST_LIMIT_V 0x1F
|
|
#define SYSCON_PERI_BACKUP_BURST_LIMIT_S 4
|
|
/* SYSCON_PERI_BACKUP_FLOW_ERR : RO ;bitpos:[2:1] ;default: 2'd0 ; */
|
|
/*description: reg_peri_backup_flow_err.*/
|
|
#define SYSCON_PERI_BACKUP_FLOW_ERR 0x00000003
|
|
#define SYSCON_PERI_BACKUP_FLOW_ERR_M ((SYSCON_PERI_BACKUP_FLOW_ERR_V)<<(SYSCON_PERI_BACKUP_FLOW_ERR_S))
|
|
#define SYSCON_PERI_BACKUP_FLOW_ERR_V 0x3
|
|
#define SYSCON_PERI_BACKUP_FLOW_ERR_S 1
|
|
|
|
#define SYSCON_PERI_BACKUP_APB_ADDR_REG (DR_REG_SYSCON_BASE + 0xB8)
|
|
/* SYSCON_BACKUP_APB_START_ADDR : R/W ;bitpos:[31:0] ;default: 32'd0 ; */
|
|
/*description: reg_backup_apb_start_addr.*/
|
|
#define SYSCON_BACKUP_APB_START_ADDR 0xFFFFFFFF
|
|
#define SYSCON_BACKUP_APB_START_ADDR_M ((SYSCON_BACKUP_APB_START_ADDR_V)<<(SYSCON_BACKUP_APB_START_ADDR_S))
|
|
#define SYSCON_BACKUP_APB_START_ADDR_V 0xFFFFFFFF
|
|
#define SYSCON_BACKUP_APB_START_ADDR_S 0
|
|
|
|
#define SYSCON_PERI_BACKUP_MEM_ADDR_REG (DR_REG_SYSCON_BASE + 0xBC)
|
|
/* SYSCON_BACKUP_MEM_START_ADDR : R/W ;bitpos:[31:0] ;default: 32'd0 ; */
|
|
/*description: reg_backup_mem_start_addr.*/
|
|
#define SYSCON_BACKUP_MEM_START_ADDR 0xFFFFFFFF
|
|
#define SYSCON_BACKUP_MEM_START_ADDR_M ((SYSCON_BACKUP_MEM_START_ADDR_V)<<(SYSCON_BACKUP_MEM_START_ADDR_S))
|
|
#define SYSCON_BACKUP_MEM_START_ADDR_V 0xFFFFFFFF
|
|
#define SYSCON_BACKUP_MEM_START_ADDR_S 0
|
|
|
|
#define SYSCON_PERI_BACKUP_INT_RAW_REG (DR_REG_SYSCON_BASE + 0xC0)
|
|
/* SYSCON_PERI_BACKUP_ERR_INT_RAW : RO ;bitpos:[1] ;default: 1'd0 ; */
|
|
/*description: reg_peri_backup_err_int_raw.*/
|
|
#define SYSCON_PERI_BACKUP_ERR_INT_RAW (BIT(1))
|
|
#define SYSCON_PERI_BACKUP_ERR_INT_RAW_M (BIT(1))
|
|
#define SYSCON_PERI_BACKUP_ERR_INT_RAW_V 0x1
|
|
#define SYSCON_PERI_BACKUP_ERR_INT_RAW_S 1
|
|
/* SYSCON_PERI_BACKUP_DONE_INT_RAW : RO ;bitpos:[0] ;default: 1'd0 ; */
|
|
/*description: reg_peri_backup_done_int_raw.*/
|
|
#define SYSCON_PERI_BACKUP_DONE_INT_RAW (BIT(0))
|
|
#define SYSCON_PERI_BACKUP_DONE_INT_RAW_M (BIT(0))
|
|
#define SYSCON_PERI_BACKUP_DONE_INT_RAW_V 0x1
|
|
#define SYSCON_PERI_BACKUP_DONE_INT_RAW_S 0
|
|
|
|
#define SYSCON_PERI_BACKUP_INT_ST_REG (DR_REG_SYSCON_BASE + 0xC4)
|
|
/* SYSCON_PERI_BACKUP_ERR_INT_ST : RO ;bitpos:[1] ;default: 1'd0 ; */
|
|
/*description: reg_peri_backup_err_int_st.*/
|
|
#define SYSCON_PERI_BACKUP_ERR_INT_ST (BIT(1))
|
|
#define SYSCON_PERI_BACKUP_ERR_INT_ST_M (BIT(1))
|
|
#define SYSCON_PERI_BACKUP_ERR_INT_ST_V 0x1
|
|
#define SYSCON_PERI_BACKUP_ERR_INT_ST_S 1
|
|
/* SYSCON_PERI_BACKUP_DONE_INT_ST : RO ;bitpos:[0] ;default: 1'd0 ; */
|
|
/*description: reg_peri_backup_done_int_st.*/
|
|
#define SYSCON_PERI_BACKUP_DONE_INT_ST (BIT(0))
|
|
#define SYSCON_PERI_BACKUP_DONE_INT_ST_M (BIT(0))
|
|
#define SYSCON_PERI_BACKUP_DONE_INT_ST_V 0x1
|
|
#define SYSCON_PERI_BACKUP_DONE_INT_ST_S 0
|
|
|
|
#define SYSCON_PERI_BACKUP_INT_ENA_REG (DR_REG_SYSCON_BASE + 0xC8)
|
|
/* SYSCON_PERI_BACKUP_ERR_INT_ENA : R/W ;bitpos:[1] ;default: 1'd0 ; */
|
|
/*description: reg_peri_backup_err_int_ena.*/
|
|
#define SYSCON_PERI_BACKUP_ERR_INT_ENA (BIT(1))
|
|
#define SYSCON_PERI_BACKUP_ERR_INT_ENA_M (BIT(1))
|
|
#define SYSCON_PERI_BACKUP_ERR_INT_ENA_V 0x1
|
|
#define SYSCON_PERI_BACKUP_ERR_INT_ENA_S 1
|
|
/* SYSCON_PERI_BACKUP_DONE_INT_ENA : R/W ;bitpos:[0] ;default: 1'd0 ; */
|
|
/*description: reg_peri_backup_done_int_ena.*/
|
|
#define SYSCON_PERI_BACKUP_DONE_INT_ENA (BIT(0))
|
|
#define SYSCON_PERI_BACKUP_DONE_INT_ENA_M (BIT(0))
|
|
#define SYSCON_PERI_BACKUP_DONE_INT_ENA_V 0x1
|
|
#define SYSCON_PERI_BACKUP_DONE_INT_ENA_S 0
|
|
|
|
#define SYSCON_PERI_BACKUP_INT_CLR_REG (DR_REG_SYSCON_BASE + 0xD0)
|
|
/* SYSCON_PERI_BACKUP_ERR_INT_CLR : WO ;bitpos:[1] ;default: 1'd0 ; */
|
|
/*description: reg_peri_backup_err_int_clr.*/
|
|
#define SYSCON_PERI_BACKUP_ERR_INT_CLR (BIT(1))
|
|
#define SYSCON_PERI_BACKUP_ERR_INT_CLR_M (BIT(1))
|
|
#define SYSCON_PERI_BACKUP_ERR_INT_CLR_V 0x1
|
|
#define SYSCON_PERI_BACKUP_ERR_INT_CLR_S 1
|
|
/* SYSCON_PERI_BACKUP_DONE_INT_CLR : WO ;bitpos:[0] ;default: 1'd0 ; */
|
|
/*description: reg_peri_backup_done_int_clr.*/
|
|
#define SYSCON_PERI_BACKUP_DONE_INT_CLR (BIT(0))
|
|
#define SYSCON_PERI_BACKUP_DONE_INT_CLR_M (BIT(0))
|
|
#define SYSCON_PERI_BACKUP_DONE_INT_CLR_V 0x1
|
|
#define SYSCON_PERI_BACKUP_DONE_INT_CLR_S 0
|
|
|
|
#define SYSCON_DATE_REG (DR_REG_SYSCON_BASE + 0x3FC)
|
|
/* SYSCON_DATE : R/W ;bitpos:[31:0] ;default: 32'h2106080 ; */
|
|
/*description: reg_dateVersion control.*/
|
|
#define SYSCON_DATE 0xFFFFFFFF
|
|
#define SYSCON_DATE_M ((SYSCON_DATE_V)<<(SYSCON_DATE_S))
|
|
#define SYSCON_DATE_V 0xFFFFFFFF
|
|
#define SYSCON_DATE_S 0
|
|
|
|
|
|
#ifdef __cplusplus
|
|
}
|
|
#endif
|
|
|
|
|
|
|
|
#endif /*_SOC_SYSCON_REG_H_ */
|