2021-06-09 06:42:54 -04:00
|
|
|
// Copyright 2017-2021 Espressif Systems (Shanghai) PTE LTD
|
|
|
|
//
|
|
|
|
// Licensed under the Apache License, Version 2.0 (the "License");
|
|
|
|
// you may not use this file except in compliance with the License.
|
|
|
|
// You may obtain a copy of the License at
|
|
|
|
//
|
|
|
|
// http://www.apache.org/licenses/LICENSE-2.0
|
|
|
|
//
|
|
|
|
// Unless required by applicable law or agreed to in writing, software
|
|
|
|
// distributed under the License is distributed on an "AS IS" BASIS,
|
|
|
|
// WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
|
|
|
|
// See the License for the specific language governing permissions and
|
|
|
|
// limitations under the License.
|
|
|
|
#ifndef _SOC_USB_WRAP_REG_H_
|
|
|
|
#define _SOC_USB_WRAP_REG_H_
|
2021-03-17 06:47:51 -04:00
|
|
|
|
2021-06-09 06:42:54 -04:00
|
|
|
|
|
|
|
#include "soc.h"
|
2021-03-17 06:47:51 -04:00
|
|
|
#ifdef __cplusplus
|
|
|
|
extern "C" {
|
|
|
|
#endif
|
|
|
|
|
2021-06-09 06:42:54 -04:00
|
|
|
#define USB_WRAP_OTG_CONF_REG (DR_REG_USB_WRAP_BASE + 0x0)
|
|
|
|
/* USB_WRAP_CLK_EN : R/W ;bitpos:[31] ;default: 1'h0 ; */
|
|
|
|
/*description: Disable auto clock gating of CSR registers .*/
|
2021-03-17 06:47:51 -04:00
|
|
|
#define USB_WRAP_CLK_EN (BIT(31))
|
2021-06-09 06:42:54 -04:00
|
|
|
#define USB_WRAP_CLK_EN_M (BIT(31))
|
|
|
|
#define USB_WRAP_CLK_EN_V 0x1
|
2021-03-17 06:47:51 -04:00
|
|
|
#define USB_WRAP_CLK_EN_S 31
|
2021-06-09 06:42:54 -04:00
|
|
|
/* USB_WRAP_DFIFO_FORCE_PU : R/W ;bitpos:[22] ;default: 1'b0 ; */
|
|
|
|
/*description: Disable the dfifo to go into low power mode. The data in dfifo will not lost..*/
|
|
|
|
#define USB_WRAP_DFIFO_FORCE_PU (BIT(22))
|
|
|
|
#define USB_WRAP_DFIFO_FORCE_PU_M (BIT(22))
|
|
|
|
#define USB_WRAP_DFIFO_FORCE_PU_V 0x1
|
|
|
|
#define USB_WRAP_DFIFO_FORCE_PU_S 22
|
|
|
|
/* USB_WRAP_PHY_TX_EDGE_SEL : R/W ;bitpos:[21] ;default: 1'b0 ; */
|
|
|
|
/*description: Select phy tx signal output clock edge.*/
|
|
|
|
#define USB_WRAP_PHY_TX_EDGE_SEL (BIT(21))
|
|
|
|
#define USB_WRAP_PHY_TX_EDGE_SEL_M (BIT(21))
|
|
|
|
#define USB_WRAP_PHY_TX_EDGE_SEL_V 0x1
|
|
|
|
#define USB_WRAP_PHY_TX_EDGE_SEL_S 21
|
|
|
|
/* USB_WRAP_PHY_CLK_FORCE_ON : R/W ;bitpos:[20] ;default: 1'b1 ; */
|
|
|
|
/*description: Force phy clock always on.*/
|
|
|
|
#define USB_WRAP_PHY_CLK_FORCE_ON (BIT(20))
|
|
|
|
#define USB_WRAP_PHY_CLK_FORCE_ON_M (BIT(20))
|
|
|
|
#define USB_WRAP_PHY_CLK_FORCE_ON_V 0x1
|
|
|
|
#define USB_WRAP_PHY_CLK_FORCE_ON_S 20
|
|
|
|
/* USB_WRAP_AHB_CLK_FORCE_ON : R/W ;bitpos:[19] ;default: 1'b1 ; */
|
|
|
|
/*description: Force ahb clock always on.*/
|
|
|
|
#define USB_WRAP_AHB_CLK_FORCE_ON (BIT(19))
|
|
|
|
#define USB_WRAP_AHB_CLK_FORCE_ON_M (BIT(19))
|
|
|
|
#define USB_WRAP_AHB_CLK_FORCE_ON_V 0x1
|
|
|
|
#define USB_WRAP_AHB_CLK_FORCE_ON_S 19
|
|
|
|
/* USB_WRAP_USB_PAD_ENABLE : R/W ;bitpos:[18] ;default: 1'b1 ; */
|
|
|
|
/*description: Enable USB pad function.*/
|
|
|
|
#define USB_WRAP_USB_PAD_ENABLE (BIT(18))
|
|
|
|
#define USB_WRAP_USB_PAD_ENABLE_M (BIT(18))
|
|
|
|
#define USB_WRAP_USB_PAD_ENABLE_V 0x1
|
|
|
|
#define USB_WRAP_USB_PAD_ENABLE_S 18
|
|
|
|
/* USB_WRAP_PULLUP_VALUE : R/W ;bitpos:[17] ;default: 1'b0 ; */
|
|
|
|
/*description: Controlle pullup value.*/
|
|
|
|
#define USB_WRAP_PULLUP_VALUE (BIT(17))
|
|
|
|
#define USB_WRAP_PULLUP_VALUE_M (BIT(17))
|
|
|
|
#define USB_WRAP_PULLUP_VALUE_V 0x1
|
|
|
|
#define USB_WRAP_PULLUP_VALUE_S 17
|
|
|
|
/* USB_WRAP_DM_PULLDOWN : R/W ;bitpos:[16] ;default: 1'b0 ; */
|
|
|
|
/*description: Controlle USB D+ pulldown.*/
|
|
|
|
#define USB_WRAP_DM_PULLDOWN (BIT(16))
|
|
|
|
#define USB_WRAP_DM_PULLDOWN_M (BIT(16))
|
|
|
|
#define USB_WRAP_DM_PULLDOWN_V 0x1
|
|
|
|
#define USB_WRAP_DM_PULLDOWN_S 16
|
|
|
|
/* USB_WRAP_DM_PULLUP : R/W ;bitpos:[15] ;default: 1'b0 ; */
|
|
|
|
/*description: Controlle USB D+ pullup.*/
|
|
|
|
#define USB_WRAP_DM_PULLUP (BIT(15))
|
|
|
|
#define USB_WRAP_DM_PULLUP_M (BIT(15))
|
|
|
|
#define USB_WRAP_DM_PULLUP_V 0x1
|
|
|
|
#define USB_WRAP_DM_PULLUP_S 15
|
|
|
|
/* USB_WRAP_DP_PULLDOWN : R/W ;bitpos:[14] ;default: 1'b0 ; */
|
|
|
|
/*description: Controlle USB D+ pulldown.*/
|
|
|
|
#define USB_WRAP_DP_PULLDOWN (BIT(14))
|
|
|
|
#define USB_WRAP_DP_PULLDOWN_M (BIT(14))
|
|
|
|
#define USB_WRAP_DP_PULLDOWN_V 0x1
|
|
|
|
#define USB_WRAP_DP_PULLDOWN_S 14
|
|
|
|
/* USB_WRAP_DP_PULLUP : R/W ;bitpos:[13] ;default: 1'b0 ; */
|
|
|
|
/*description: Controlle USB D+ pullup.*/
|
|
|
|
#define USB_WRAP_DP_PULLUP (BIT(13))
|
|
|
|
#define USB_WRAP_DP_PULLUP_M (BIT(13))
|
|
|
|
#define USB_WRAP_DP_PULLUP_V 0x1
|
|
|
|
#define USB_WRAP_DP_PULLUP_S 13
|
|
|
|
/* USB_WRAP_PAD_PULL_OVERRIDE : R/W ;bitpos:[12] ;default: 1'b0 ; */
|
|
|
|
/*description: Enable software controlle USB D+ D- pullup pulldown.*/
|
|
|
|
#define USB_WRAP_PAD_PULL_OVERRIDE (BIT(12))
|
|
|
|
#define USB_WRAP_PAD_PULL_OVERRIDE_M (BIT(12))
|
|
|
|
#define USB_WRAP_PAD_PULL_OVERRIDE_V 0x1
|
|
|
|
#define USB_WRAP_PAD_PULL_OVERRIDE_S 12
|
|
|
|
/* USB_WRAP_VREF_OVERRIDE : R/W ;bitpos:[11] ;default: 1'b0 ; */
|
|
|
|
/*description: Enable software controlle input threshold.*/
|
|
|
|
#define USB_WRAP_VREF_OVERRIDE (BIT(11))
|
|
|
|
#define USB_WRAP_VREF_OVERRIDE_M (BIT(11))
|
|
|
|
#define USB_WRAP_VREF_OVERRIDE_V 0x1
|
|
|
|
#define USB_WRAP_VREF_OVERRIDE_S 11
|
|
|
|
/* USB_WRAP_VREFL : R/W ;bitpos:[10:9] ;default: 2'b0 ; */
|
|
|
|
/*description: Control single-end input low threshold,0.8V to 1.04V, step 80mV.*/
|
|
|
|
#define USB_WRAP_VREFL 0x00000003
|
|
|
|
#define USB_WRAP_VREFL_M ((USB_WRAP_VREFL_V)<<(USB_WRAP_VREFL_S))
|
|
|
|
#define USB_WRAP_VREFL_V 0x3
|
|
|
|
#define USB_WRAP_VREFL_S 9
|
|
|
|
/* USB_WRAP_VREFH : R/W ;bitpos:[8:7] ;default: 2'b0 ; */
|
|
|
|
/*description: Control single-end input high threshold,1.76V to 2V, step 80mV.*/
|
|
|
|
#define USB_WRAP_VREFH 0x00000003
|
|
|
|
#define USB_WRAP_VREFH_M ((USB_WRAP_VREFH_V)<<(USB_WRAP_VREFH_S))
|
|
|
|
#define USB_WRAP_VREFH_V 0x3
|
|
|
|
#define USB_WRAP_VREFH_S 7
|
|
|
|
/* USB_WRAP_EXCHG_PINS : R/W ;bitpos:[6] ;default: 1'b0 ; */
|
|
|
|
/*description: USB D+ D- exchange.*/
|
|
|
|
#define USB_WRAP_EXCHG_PINS (BIT(6))
|
|
|
|
#define USB_WRAP_EXCHG_PINS_M (BIT(6))
|
|
|
|
#define USB_WRAP_EXCHG_PINS_V 0x1
|
|
|
|
#define USB_WRAP_EXCHG_PINS_S 6
|
|
|
|
/* USB_WRAP_EXCHG_PINS_OVERRIDE : R/W ;bitpos:[5] ;default: 1'b0 ; */
|
|
|
|
/*description: Enable software controlle USB D+ D- exchange.*/
|
|
|
|
#define USB_WRAP_EXCHG_PINS_OVERRIDE (BIT(5))
|
|
|
|
#define USB_WRAP_EXCHG_PINS_OVERRIDE_M (BIT(5))
|
|
|
|
#define USB_WRAP_EXCHG_PINS_OVERRIDE_V 0x1
|
|
|
|
#define USB_WRAP_EXCHG_PINS_OVERRIDE_S 5
|
|
|
|
/* USB_WRAP_DBNCE_FLTR_BYPASS : R/W ;bitpos:[4] ;default: 1'b0 ; */
|
|
|
|
/*description: Bypass Debounce filters for avalid,bvalid,vbusvalid,session end, id signals.*/
|
|
|
|
#define USB_WRAP_DBNCE_FLTR_BYPASS (BIT(4))
|
|
|
|
#define USB_WRAP_DBNCE_FLTR_BYPASS_M (BIT(4))
|
|
|
|
#define USB_WRAP_DBNCE_FLTR_BYPASS_V 0x1
|
|
|
|
#define USB_WRAP_DBNCE_FLTR_BYPASS_S 4
|
|
|
|
/* USB_WRAP_DFIFO_FORCE_PD : R/W ;bitpos:[3] ;default: 1'b0 ; */
|
|
|
|
/*description: Force the dfifo to go into low power mode. The data in dfifo will not lost..*/
|
|
|
|
#define USB_WRAP_DFIFO_FORCE_PD (BIT(3))
|
|
|
|
#define USB_WRAP_DFIFO_FORCE_PD_M (BIT(3))
|
|
|
|
#define USB_WRAP_DFIFO_FORCE_PD_V 0x1
|
|
|
|
#define USB_WRAP_DFIFO_FORCE_PD_S 3
|
|
|
|
/* USB_WRAP_PHY_SEL : R/W ;bitpos:[2] ;default: 1'b0 ; */
|
|
|
|
/*description: Select internal external PHY.*/
|
|
|
|
#define USB_WRAP_PHY_SEL (BIT(2))
|
|
|
|
#define USB_WRAP_PHY_SEL_M (BIT(2))
|
|
|
|
#define USB_WRAP_PHY_SEL_V 0x1
|
|
|
|
#define USB_WRAP_PHY_SEL_S 2
|
|
|
|
/* USB_WRAP_SRP_SESSEND_VALUE : R/W ;bitpos:[1] ;default: 1'b0 ; */
|
|
|
|
/*description: Software over-ride value of srp session end signal..*/
|
|
|
|
#define USB_WRAP_SRP_SESSEND_VALUE (BIT(1))
|
|
|
|
#define USB_WRAP_SRP_SESSEND_VALUE_M (BIT(1))
|
|
|
|
#define USB_WRAP_SRP_SESSEND_VALUE_V 0x1
|
|
|
|
#define USB_WRAP_SRP_SESSEND_VALUE_S 1
|
|
|
|
/* USB_WRAP_SRP_SESSEND_OVERRIDE : R/W ;bitpos:[0] ;default: 1'b0 ; */
|
|
|
|
/*description: This bit is used to enable the software over-ride of srp session end signal..*/
|
|
|
|
#define USB_WRAP_SRP_SESSEND_OVERRIDE (BIT(0))
|
|
|
|
#define USB_WRAP_SRP_SESSEND_OVERRIDE_M (BIT(0))
|
|
|
|
#define USB_WRAP_SRP_SESSEND_OVERRIDE_V 0x1
|
|
|
|
#define USB_WRAP_SRP_SESSEND_OVERRIDE_S 0
|
2021-03-17 06:47:51 -04:00
|
|
|
|
2021-06-09 06:42:54 -04:00
|
|
|
#define USB_WRAP_TEST_CONF_REG (DR_REG_USB_WRAP_BASE + 0x4)
|
|
|
|
/* USB_WRAP_TEST_RX_DM : RO ;bitpos:[6] ;default: 1'b0 ; */
|
|
|
|
/*description: USB D- rx value in test.*/
|
2021-03-17 06:47:51 -04:00
|
|
|
#define USB_WRAP_TEST_RX_DM (BIT(6))
|
2021-06-09 06:42:54 -04:00
|
|
|
#define USB_WRAP_TEST_RX_DM_M (BIT(6))
|
|
|
|
#define USB_WRAP_TEST_RX_DM_V 0x1
|
2021-03-17 06:47:51 -04:00
|
|
|
#define USB_WRAP_TEST_RX_DM_S 6
|
2021-06-09 06:42:54 -04:00
|
|
|
/* USB_WRAP_TEST_RX_DP : RO ;bitpos:[5] ;default: 1'b0 ; */
|
|
|
|
/*description: USB D+ rx value in test.*/
|
|
|
|
#define USB_WRAP_TEST_RX_DP (BIT(5))
|
|
|
|
#define USB_WRAP_TEST_RX_DP_M (BIT(5))
|
|
|
|
#define USB_WRAP_TEST_RX_DP_V 0x1
|
|
|
|
#define USB_WRAP_TEST_RX_DP_S 5
|
|
|
|
/* USB_WRAP_TEST_RX_RCV : RO ;bitpos:[4] ;default: 1'b0 ; */
|
|
|
|
/*description: USB differential rx value in test.*/
|
|
|
|
#define USB_WRAP_TEST_RX_RCV (BIT(4))
|
|
|
|
#define USB_WRAP_TEST_RX_RCV_M (BIT(4))
|
|
|
|
#define USB_WRAP_TEST_RX_RCV_V 0x1
|
|
|
|
#define USB_WRAP_TEST_RX_RCV_S 4
|
|
|
|
/* USB_WRAP_TEST_TX_DM : R/W ;bitpos:[3] ;default: 1'b0 ; */
|
|
|
|
/*description: USB D- tx value in test.*/
|
|
|
|
#define USB_WRAP_TEST_TX_DM (BIT(3))
|
|
|
|
#define USB_WRAP_TEST_TX_DM_M (BIT(3))
|
|
|
|
#define USB_WRAP_TEST_TX_DM_V 0x1
|
|
|
|
#define USB_WRAP_TEST_TX_DM_S 3
|
|
|
|
/* USB_WRAP_TEST_TX_DP : R/W ;bitpos:[2] ;default: 1'b0 ; */
|
|
|
|
/*description: USB D+ tx value in test.*/
|
|
|
|
#define USB_WRAP_TEST_TX_DP (BIT(2))
|
|
|
|
#define USB_WRAP_TEST_TX_DP_M (BIT(2))
|
|
|
|
#define USB_WRAP_TEST_TX_DP_V 0x1
|
|
|
|
#define USB_WRAP_TEST_TX_DP_S 2
|
|
|
|
/* USB_WRAP_TEST_USB_OE : R/W ;bitpos:[1] ;default: 1'b0 ; */
|
|
|
|
/*description: USB pad oen in test.*/
|
|
|
|
#define USB_WRAP_TEST_USB_OE (BIT(1))
|
|
|
|
#define USB_WRAP_TEST_USB_OE_M (BIT(1))
|
|
|
|
#define USB_WRAP_TEST_USB_OE_V 0x1
|
|
|
|
#define USB_WRAP_TEST_USB_OE_S 1
|
|
|
|
/* USB_WRAP_TEST_ENABLE : R/W ;bitpos:[0] ;default: 1'b0 ; */
|
|
|
|
/*description: Enable test of the USB pad.*/
|
|
|
|
#define USB_WRAP_TEST_ENABLE (BIT(0))
|
|
|
|
#define USB_WRAP_TEST_ENABLE_M (BIT(0))
|
|
|
|
#define USB_WRAP_TEST_ENABLE_V 0x1
|
|
|
|
#define USB_WRAP_TEST_ENABLE_S 0
|
2021-03-17 06:47:51 -04:00
|
|
|
|
2021-06-09 06:42:54 -04:00
|
|
|
#define USB_WRAP_DATE_REG (DR_REG_USB_WRAP_BASE + 0x3FC)
|
|
|
|
/* USB_WRAP_DATE : R/W ;bitpos:[31:0] ;default: 32'h2102010 ; */
|
|
|
|
/*description: Date register.*/
|
2021-03-17 06:47:51 -04:00
|
|
|
#define USB_WRAP_DATE 0xFFFFFFFF
|
2021-06-09 06:42:54 -04:00
|
|
|
#define USB_WRAP_DATE_M ((USB_WRAP_DATE_V)<<(USB_WRAP_DATE_S))
|
2021-03-17 06:47:51 -04:00
|
|
|
#define USB_WRAP_DATE_V 0xFFFFFFFF
|
|
|
|
#define USB_WRAP_DATE_S 0
|
|
|
|
|
2021-06-09 06:42:54 -04:00
|
|
|
|
2021-03-17 06:47:51 -04:00
|
|
|
#ifdef __cplusplus
|
|
|
|
}
|
|
|
|
#endif
|
2021-06-09 06:42:54 -04:00
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
#endif /*_SOC_USB_WRAP_REG_H_ */
|