2021-11-06 05:24:45 -04:00
|
|
|
/*
|
2022-01-17 21:32:56 -05:00
|
|
|
* SPDX-FileCopyrightText: 2018-2022 Espressif Systems (Shanghai) CO LTD
|
2021-11-06 05:24:45 -04:00
|
|
|
*
|
|
|
|
* SPDX-License-Identifier: Apache-2.0
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <string.h>
|
|
|
|
#include "sdkconfig.h"
|
|
|
|
#include "esp_system.h"
|
|
|
|
#include "esp_private/system_internal.h"
|
|
|
|
#include "esp_attr.h"
|
|
|
|
#include "esp_efuse.h"
|
|
|
|
#include "esp_log.h"
|
2022-07-26 10:07:58 -04:00
|
|
|
#include "riscv/rv_utils.h"
|
2021-11-06 05:24:45 -04:00
|
|
|
#include "esp_rom_uart.h"
|
|
|
|
#include "soc/gpio_reg.h"
|
|
|
|
#include "soc/timer_group_reg.h"
|
2021-12-13 23:38:15 -05:00
|
|
|
#include "esp_cpu.h"
|
2021-11-06 05:24:45 -04:00
|
|
|
#include "soc/rtc.h"
|
2022-11-07 12:54:23 -05:00
|
|
|
#include "esp_private/rtc_clk.h"
|
2021-11-06 05:24:45 -04:00
|
|
|
#include "soc/rtc_periph.h"
|
|
|
|
#include "soc/syscon_reg.h"
|
|
|
|
#include "soc/system_reg.h"
|
|
|
|
#include "hal/wdt_hal.h"
|
2021-11-23 07:11:33 -05:00
|
|
|
#include "esp_private/cache_err_int.h"
|
2021-11-06 05:24:45 -04:00
|
|
|
|
2022-01-17 21:32:56 -05:00
|
|
|
#include "esp32c2/rom/cache.h"
|
|
|
|
#include "esp32c2/rom/rtc.h"
|
2021-11-06 05:24:45 -04:00
|
|
|
|
|
|
|
/* "inner" restart function for after RTOS, interrupts & anything else on this
|
|
|
|
* core are already stopped. Stalls other core, resets hardware,
|
|
|
|
* triggers restart.
|
|
|
|
*/
|
|
|
|
void IRAM_ATTR esp_restart_noos(void)
|
|
|
|
{
|
|
|
|
// Disable interrupts
|
2022-07-26 10:07:58 -04:00
|
|
|
rv_utils_intr_global_disable();
|
2021-11-06 05:24:45 -04:00
|
|
|
// Enable RTC watchdog for 1 second
|
|
|
|
wdt_hal_context_t rtc_wdt_ctx;
|
|
|
|
wdt_hal_init(&rtc_wdt_ctx, WDT_RWDT, 0, false);
|
|
|
|
uint32_t stage_timeout_ticks = (uint32_t)(1000ULL * rtc_clk_slow_freq_get_hz() / 1000ULL);
|
|
|
|
wdt_hal_write_protect_disable(&rtc_wdt_ctx);
|
|
|
|
wdt_hal_config_stage(&rtc_wdt_ctx, WDT_STAGE0, stage_timeout_ticks, WDT_STAGE_ACTION_RESET_SYSTEM);
|
|
|
|
wdt_hal_config_stage(&rtc_wdt_ctx, WDT_STAGE1, stage_timeout_ticks, WDT_STAGE_ACTION_RESET_RTC);
|
|
|
|
//Enable flash boot mode so that flash booting after restart is protected by the RTC WDT.
|
|
|
|
wdt_hal_set_flashboot_en(&rtc_wdt_ctx, true);
|
|
|
|
wdt_hal_write_protect_enable(&rtc_wdt_ctx);
|
|
|
|
|
|
|
|
// Reset and stall the other CPU.
|
|
|
|
// CPU must be reset before stalling, in case it was running a s32c1i
|
|
|
|
// instruction. This would cause memory pool to be locked by arbiter
|
|
|
|
// to the stalled CPU, preventing current CPU from accessing this pool.
|
2022-07-21 07:24:42 -04:00
|
|
|
const uint32_t core_id = esp_cpu_get_core_id();
|
2021-11-06 05:24:45 -04:00
|
|
|
#if !CONFIG_FREERTOS_UNICORE
|
|
|
|
const uint32_t other_core_id = (core_id == 0) ? 1 : 0;
|
|
|
|
esp_cpu_reset(other_core_id);
|
|
|
|
esp_cpu_stall(other_core_id);
|
|
|
|
#endif
|
|
|
|
|
|
|
|
// Disable TG0/TG1 watchdogs
|
|
|
|
wdt_hal_context_t wdt0_context = {.inst = WDT_MWDT0, .mwdt_dev = &TIMERG0};
|
|
|
|
wdt_hal_write_protect_disable(&wdt0_context);
|
|
|
|
wdt_hal_disable(&wdt0_context);
|
|
|
|
wdt_hal_write_protect_enable(&wdt0_context);
|
|
|
|
|
|
|
|
// Flush any data left in UART FIFOs
|
|
|
|
esp_rom_uart_tx_wait_idle(0);
|
|
|
|
esp_rom_uart_tx_wait_idle(1);
|
|
|
|
// Disable cache
|
|
|
|
Cache_Disable_ICache();
|
|
|
|
|
|
|
|
// 2nd stage bootloader reconfigures SPI flash signals.
|
|
|
|
// Reset them to the defaults expected by ROM.
|
|
|
|
WRITE_PERI_REG(GPIO_FUNC0_IN_SEL_CFG_REG, 0x30);
|
|
|
|
WRITE_PERI_REG(GPIO_FUNC1_IN_SEL_CFG_REG, 0x30);
|
|
|
|
WRITE_PERI_REG(GPIO_FUNC2_IN_SEL_CFG_REG, 0x30);
|
|
|
|
WRITE_PERI_REG(GPIO_FUNC3_IN_SEL_CFG_REG, 0x30);
|
|
|
|
WRITE_PERI_REG(GPIO_FUNC4_IN_SEL_CFG_REG, 0x30);
|
|
|
|
WRITE_PERI_REG(GPIO_FUNC5_IN_SEL_CFG_REG, 0x30);
|
|
|
|
|
|
|
|
// Reset wifi/bluetooth/ethernet/sdio (bb/mac)
|
|
|
|
|
|
|
|
REG_WRITE(SYSTEM_CORE_RST_EN_REG, 0);
|
|
|
|
|
|
|
|
// Reset timer/spi/uart
|
|
|
|
SET_PERI_REG_MASK(SYSTEM_PERIP_RST_EN0_REG,
|
|
|
|
SYSTEM_SPI01_RST | SYSTEM_UART_RST | SYSTEM_SYSTIMER_RST);
|
|
|
|
REG_WRITE(SYSTEM_PERIP_RST_EN0_REG, 0);
|
|
|
|
// Reset dma
|
|
|
|
SET_PERI_REG_MASK(SYSTEM_PERIP_RST_EN1_REG, SYSTEM_DMA_RST);
|
|
|
|
REG_WRITE(SYSTEM_PERIP_RST_EN1_REG, 0);
|
|
|
|
|
2022-11-07 12:54:23 -05:00
|
|
|
// Set CPU back to XTAL source, same as hard reset. PLL keeps on to match the behavior with chips.
|
2021-11-06 05:24:45 -04:00
|
|
|
#if !CONFIG_IDF_ENV_FPGA
|
2022-11-07 12:54:23 -05:00
|
|
|
rtc_clk_cpu_set_to_default_config();
|
2021-11-06 05:24:45 -04:00
|
|
|
#endif
|
|
|
|
|
|
|
|
#if !CONFIG_FREERTOS_UNICORE
|
|
|
|
// Clear entry point for APP CPU
|
|
|
|
REG_WRITE(SYSTEM_CORE_1_CONTROL_1_REG, 0);
|
|
|
|
#endif
|
|
|
|
|
|
|
|
// Reset CPUs
|
|
|
|
if (core_id == 0) {
|
|
|
|
// Running on PRO CPU: APP CPU is stalled. Can reset both CPUs.
|
|
|
|
#if !CONFIG_FREERTOS_UNICORE
|
|
|
|
esp_cpu_reset(1);
|
|
|
|
#endif
|
|
|
|
esp_cpu_reset(0);
|
|
|
|
}
|
|
|
|
while (true) {
|
|
|
|
;
|
|
|
|
}
|
|
|
|
}
|