2021-10-06 07:03:09 -04:00
|
|
|
/*
|
|
|
|
* SPDX-FileCopyrightText: 2015-2021 Espressif Systems (Shanghai) CO LTD
|
|
|
|
*
|
|
|
|
* SPDX-License-Identifier: Apache-2.0
|
|
|
|
*/
|
2019-06-13 02:15:10 -04:00
|
|
|
|
|
|
|
//replacement for gcc built-in functions
|
|
|
|
|
|
|
|
#include "sdkconfig.h"
|
2019-12-26 05:20:54 -05:00
|
|
|
#include <stdbool.h>
|
2021-02-19 08:41:26 -05:00
|
|
|
#include <stdint.h>
|
2021-05-06 13:26:21 -04:00
|
|
|
#include "soc/soc_caps.h"
|
|
|
|
#include "freertos/FreeRTOS.h"
|
2021-02-19 08:41:26 -05:00
|
|
|
|
|
|
|
#ifdef __XTENSA__
|
2019-06-13 02:15:10 -04:00
|
|
|
#include "xtensa/config/core-isa.h"
|
|
|
|
|
2021-02-19 08:41:26 -05:00
|
|
|
#ifndef XCHAL_HAVE_S32C1I
|
|
|
|
#error "XCHAL_HAVE_S32C1I not defined, include correct header!"
|
|
|
|
#endif
|
|
|
|
|
2021-05-06 13:26:21 -04:00
|
|
|
#define HAS_ATOMICS_32 (XCHAL_HAVE_S32C1I == 1)
|
|
|
|
// no 64-bit atomics on Xtensa
|
|
|
|
#define HAS_ATOMICS_64 0
|
|
|
|
|
2021-02-19 08:41:26 -05:00
|
|
|
#else // RISCV
|
|
|
|
|
2021-05-06 13:26:21 -04:00
|
|
|
// GCC toolchain will define this pre-processor if "A" extension is supported
|
|
|
|
#ifndef __riscv_atomic
|
|
|
|
#define __riscv_atomic 0
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#define HAS_ATOMICS_32 (__riscv_atomic == 1)
|
|
|
|
#define HAS_ATOMICS_64 ((__riscv_atomic == 1) && (__riscv_xlen == 64))
|
|
|
|
#endif // (__XTENSA__, __riscv)
|
2021-02-19 08:41:26 -05:00
|
|
|
|
2021-05-06 13:26:21 -04:00
|
|
|
#if SOC_CPU_CORES_NUM == 1
|
|
|
|
|
2021-10-15 12:14:27 -04:00
|
|
|
// Single core SoC: atomics can be implemented using portSET_INTERRUPT_MASK_FROM_ISR
|
|
|
|
// and portCLEAR_INTERRUPT_MASK_FROM_ISR, which disables and enables interrupts.
|
2021-05-06 13:26:21 -04:00
|
|
|
#define _ATOMIC_ENTER_CRITICAL() ({ \
|
2021-10-15 12:14:27 -04:00
|
|
|
unsigned state = portSET_INTERRUPT_MASK_FROM_ISR(); \
|
2021-05-06 13:26:21 -04:00
|
|
|
state; \
|
2021-02-19 08:41:26 -05:00
|
|
|
})
|
|
|
|
|
|
|
|
#define _ATOMIC_EXIT_CRITICAL(state) do { \
|
2021-10-15 12:14:27 -04:00
|
|
|
portCLEAR_INTERRUPT_MASK_FROM_ISR(state); \
|
2021-02-19 08:41:26 -05:00
|
|
|
} while (0)
|
|
|
|
|
2021-05-06 13:26:21 -04:00
|
|
|
#else // SOC_CPU_CORES_NUM
|
2021-04-22 05:13:54 -04:00
|
|
|
|
2021-05-06 13:26:21 -04:00
|
|
|
_Static_assert(HAS_ATOMICS_32, "32-bit atomics should be supported if SOC_CPU_CORES_NUM > 1");
|
|
|
|
// Only need to implement 64-bit atomics here. Use a single global portMUX_TYPE spinlock
|
|
|
|
// to emulate the atomics.
|
|
|
|
static portMUX_TYPE s_atomic_lock = portMUX_INITIALIZER_UNLOCKED;
|
2021-02-19 08:41:26 -05:00
|
|
|
|
2021-05-06 13:26:21 -04:00
|
|
|
// Return value is not used but kept for compatibility with the single-core version above.
|
|
|
|
#define _ATOMIC_ENTER_CRITICAL() ({ \
|
|
|
|
portENTER_CRITICAL_SAFE(&s_atomic_lock); \
|
|
|
|
0; \
|
|
|
|
})
|
2021-02-19 08:41:26 -05:00
|
|
|
|
2021-05-06 13:26:21 -04:00
|
|
|
#define _ATOMIC_EXIT_CRITICAL(state) do { \
|
|
|
|
(void) (state); \
|
|
|
|
portEXIT_CRITICAL_SAFE(&s_atomic_lock); \
|
|
|
|
} while(0)
|
|
|
|
|
|
|
|
#endif // SOC_CPU_CORES_NUM
|
|
|
|
|
2021-07-15 13:36:40 -04:00
|
|
|
#ifdef __clang__
|
|
|
|
// Clang doesn't allow to define "__sync_*" atomics. The workaround is to define function with name "__sync_*_builtin",
|
|
|
|
// which implements "__sync_*" atomic functionality and use asm directive to set the value of symbol "__sync_*" to the name
|
|
|
|
// of defined function.
|
|
|
|
|
|
|
|
#define CLANG_ATOMIC_SUFFIX(name_) name_ ## _builtin
|
|
|
|
#define CLANG_DECLARE_ALIAS(name_) \
|
|
|
|
__asm__(".type " # name_ ", @function\n" \
|
|
|
|
".global " #name_ "\n" \
|
|
|
|
".equ " #name_ ", " #name_ "_builtin");
|
|
|
|
|
|
|
|
#else // __clang__
|
|
|
|
|
|
|
|
#define CLANG_ATOMIC_SUFFIX(name_) name_
|
|
|
|
#define CLANG_DECLARE_ALIAS(name_)
|
|
|
|
|
|
|
|
#endif // __clang__
|
|
|
|
|
2021-05-06 13:26:21 -04:00
|
|
|
#define ATOMIC_LOAD(n, type) type __atomic_load_ ## n (const type* mem, int memorder) \
|
|
|
|
{ \
|
|
|
|
unsigned state = _ATOMIC_ENTER_CRITICAL(); \
|
|
|
|
type ret = *mem; \
|
|
|
|
_ATOMIC_EXIT_CRITICAL(state); \
|
|
|
|
return ret; \
|
|
|
|
}
|
2021-02-19 08:41:26 -05:00
|
|
|
|
2021-05-06 13:26:21 -04:00
|
|
|
#define ATOMIC_STORE(n, type) void __atomic_store_ ## n (type* mem, type val, int memorder) \
|
|
|
|
{ \
|
|
|
|
unsigned state = _ATOMIC_ENTER_CRITICAL(); \
|
|
|
|
*mem = val; \
|
|
|
|
_ATOMIC_EXIT_CRITICAL(state); \
|
|
|
|
}
|
2021-02-19 08:41:26 -05:00
|
|
|
|
2021-04-22 05:13:54 -04:00
|
|
|
#define ATOMIC_EXCHANGE(n, type) type __atomic_exchange_ ## n (type* mem, type val, int memorder) \
|
|
|
|
{ \
|
|
|
|
unsigned state = _ATOMIC_ENTER_CRITICAL(); \
|
|
|
|
type ret = *mem; \
|
|
|
|
*mem = val; \
|
|
|
|
_ATOMIC_EXIT_CRITICAL(state); \
|
|
|
|
return ret; \
|
|
|
|
}
|
|
|
|
|
2021-05-06 13:25:32 -04:00
|
|
|
#define CMP_EXCHANGE(n, type) bool __atomic_compare_exchange_ ## n (type* mem, type* expect, type desired, bool weak, int success, int failure) \
|
2019-06-13 02:15:10 -04:00
|
|
|
{ \
|
|
|
|
bool ret = false; \
|
2019-12-26 05:20:54 -05:00
|
|
|
unsigned state = _ATOMIC_ENTER_CRITICAL(); \
|
2019-06-13 02:15:10 -04:00
|
|
|
if (*mem == *expect) { \
|
|
|
|
ret = true; \
|
|
|
|
*mem = desired; \
|
|
|
|
} else { \
|
|
|
|
*expect = *mem; \
|
|
|
|
} \
|
2019-12-26 05:20:54 -05:00
|
|
|
_ATOMIC_EXIT_CRITICAL(state); \
|
2019-06-13 02:15:10 -04:00
|
|
|
return ret; \
|
|
|
|
}
|
|
|
|
|
2019-10-31 21:54:34 -04:00
|
|
|
#define FETCH_ADD(n, type) type __atomic_fetch_add_ ## n (type* ptr, type value, int memorder) \
|
|
|
|
{ \
|
2019-12-26 05:20:54 -05:00
|
|
|
unsigned state = _ATOMIC_ENTER_CRITICAL(); \
|
2019-10-31 21:54:34 -04:00
|
|
|
type ret = *ptr; \
|
|
|
|
*ptr = *ptr + value; \
|
2019-12-26 05:20:54 -05:00
|
|
|
_ATOMIC_EXIT_CRITICAL(state); \
|
2019-10-31 21:54:34 -04:00
|
|
|
return ret; \
|
|
|
|
}
|
|
|
|
|
|
|
|
#define FETCH_SUB(n, type) type __atomic_fetch_sub_ ## n (type* ptr, type value, int memorder) \
|
|
|
|
{ \
|
2019-12-26 05:20:54 -05:00
|
|
|
unsigned state = _ATOMIC_ENTER_CRITICAL(); \
|
2019-10-31 21:54:34 -04:00
|
|
|
type ret = *ptr; \
|
|
|
|
*ptr = *ptr - value; \
|
2019-12-26 05:20:54 -05:00
|
|
|
_ATOMIC_EXIT_CRITICAL(state); \
|
|
|
|
return ret; \
|
|
|
|
}
|
|
|
|
|
|
|
|
#define FETCH_AND(n, type) type __atomic_fetch_and_ ## n (type* ptr, type value, int memorder) \
|
|
|
|
{ \
|
|
|
|
unsigned state = _ATOMIC_ENTER_CRITICAL(); \
|
|
|
|
type ret = *ptr; \
|
|
|
|
*ptr = *ptr & value; \
|
|
|
|
_ATOMIC_EXIT_CRITICAL(state); \
|
|
|
|
return ret; \
|
|
|
|
}
|
|
|
|
|
|
|
|
#define FETCH_OR(n, type) type __atomic_fetch_or_ ## n (type* ptr, type value, int memorder) \
|
|
|
|
{ \
|
|
|
|
unsigned state = _ATOMIC_ENTER_CRITICAL(); \
|
|
|
|
type ret = *ptr; \
|
|
|
|
*ptr = *ptr | value; \
|
|
|
|
_ATOMIC_EXIT_CRITICAL(state); \
|
|
|
|
return ret; \
|
|
|
|
}
|
|
|
|
|
|
|
|
#define FETCH_XOR(n, type) type __atomic_fetch_xor_ ## n (type* ptr, type value, int memorder) \
|
|
|
|
{ \
|
|
|
|
unsigned state = _ATOMIC_ENTER_CRITICAL(); \
|
|
|
|
type ret = *ptr; \
|
|
|
|
*ptr = *ptr ^ value; \
|
|
|
|
_ATOMIC_EXIT_CRITICAL(state); \
|
2019-10-31 21:54:34 -04:00
|
|
|
return ret; \
|
|
|
|
}
|
|
|
|
|
2021-04-22 05:13:54 -04:00
|
|
|
|
2021-07-15 13:36:40 -04:00
|
|
|
#define SYNC_FETCH_OP(op, n, type) type CLANG_ATOMIC_SUFFIX(__sync_fetch_and_ ## op ##_ ## n) (type* ptr, type value) \
|
|
|
|
{ \
|
|
|
|
return __atomic_fetch_ ## op ##_ ## n (ptr, value, __ATOMIC_SEQ_CST); \
|
|
|
|
} \
|
|
|
|
CLANG_DECLARE_ALIAS( __sync_fetch_and_ ## op ##_ ## n )
|
|
|
|
|
|
|
|
#define SYNC_BOOL_CMP_EXCHANGE(n, type) bool CLANG_ATOMIC_SUFFIX(__sync_bool_compare_and_swap_ ## n) (type *ptr, type oldval, type newval) \
|
2021-04-22 05:13:54 -04:00
|
|
|
{ \
|
|
|
|
bool ret = false; \
|
|
|
|
unsigned state = _ATOMIC_ENTER_CRITICAL(); \
|
|
|
|
if (*ptr == oldval) { \
|
|
|
|
*ptr = newval; \
|
|
|
|
ret = true; \
|
|
|
|
} \
|
|
|
|
_ATOMIC_EXIT_CRITICAL(state); \
|
|
|
|
return ret; \
|
2021-07-15 13:36:40 -04:00
|
|
|
} \
|
|
|
|
CLANG_DECLARE_ALIAS( __sync_bool_compare_and_swap_ ## n )
|
2021-04-22 05:13:54 -04:00
|
|
|
|
2021-07-15 13:36:40 -04:00
|
|
|
#define SYNC_VAL_CMP_EXCHANGE(n, type) type CLANG_ATOMIC_SUFFIX(__sync_val_compare_and_swap_ ## n) (type *ptr, type oldval, type newval) \
|
2021-04-22 05:13:54 -04:00
|
|
|
{ \
|
|
|
|
unsigned state = _ATOMIC_ENTER_CRITICAL(); \
|
|
|
|
type ret = *ptr; \
|
|
|
|
if (*ptr == oldval) { \
|
|
|
|
*ptr = newval; \
|
|
|
|
} \
|
|
|
|
_ATOMIC_EXIT_CRITICAL(state); \
|
|
|
|
return ret; \
|
2021-07-15 13:36:40 -04:00
|
|
|
} \
|
|
|
|
CLANG_DECLARE_ALIAS( __sync_val_compare_and_swap_ ## n )
|
|
|
|
|
2021-10-12 11:28:49 -04:00
|
|
|
#define SYNC_LOCK_TEST_AND_SET(n, type) type CLANG_ATOMIC_SUFFIX(__sync_lock_test_and_set_ ## n) (type *ptr, type val) \
|
2021-10-06 07:03:09 -04:00
|
|
|
{ \
|
|
|
|
unsigned state = _ATOMIC_ENTER_CRITICAL(); \
|
|
|
|
type ret = *ptr; \
|
|
|
|
*ptr = val; \
|
|
|
|
_ATOMIC_EXIT_CRITICAL(state); \
|
|
|
|
return ret; \
|
2021-10-20 16:33:53 -04:00
|
|
|
} \
|
2021-10-06 07:03:09 -04:00
|
|
|
CLANG_DECLARE_ALIAS( __sync_lock_test_and_set_ ## n )
|
|
|
|
|
2021-10-12 11:28:49 -04:00
|
|
|
#define SYNC_LOCK_RELEASE(n, type) void CLANG_ATOMIC_SUFFIX(__sync_lock_release_ ## n) (type *ptr) \
|
2021-10-06 07:03:09 -04:00
|
|
|
{ \
|
|
|
|
unsigned state = _ATOMIC_ENTER_CRITICAL(); \
|
|
|
|
*ptr = 0; \
|
|
|
|
_ATOMIC_EXIT_CRITICAL(state); \
|
2021-10-20 16:33:53 -04:00
|
|
|
} \
|
2021-10-06 07:03:09 -04:00
|
|
|
CLANG_DECLARE_ALIAS( __sync_lock_release_ ## n )
|
|
|
|
|
2021-04-22 05:13:54 -04:00
|
|
|
|
2021-05-06 13:26:21 -04:00
|
|
|
#if !HAS_ATOMICS_32
|
2021-02-19 08:41:26 -05:00
|
|
|
|
2021-04-22 05:13:54 -04:00
|
|
|
ATOMIC_EXCHANGE(1, uint8_t)
|
|
|
|
ATOMIC_EXCHANGE(2, uint16_t)
|
|
|
|
ATOMIC_EXCHANGE(4, uint32_t)
|
|
|
|
|
2019-06-13 02:15:10 -04:00
|
|
|
CMP_EXCHANGE(1, uint8_t)
|
|
|
|
CMP_EXCHANGE(2, uint16_t)
|
|
|
|
CMP_EXCHANGE(4, uint32_t)
|
|
|
|
|
2019-10-31 21:54:34 -04:00
|
|
|
FETCH_ADD(1, uint8_t)
|
|
|
|
FETCH_ADD(2, uint16_t)
|
|
|
|
FETCH_ADD(4, uint32_t)
|
|
|
|
|
|
|
|
FETCH_SUB(1, uint8_t)
|
|
|
|
FETCH_SUB(2, uint16_t)
|
|
|
|
FETCH_SUB(4, uint32_t)
|
|
|
|
|
2019-12-26 05:20:54 -05:00
|
|
|
FETCH_AND(1, uint8_t)
|
|
|
|
FETCH_AND(2, uint16_t)
|
|
|
|
FETCH_AND(4, uint32_t)
|
|
|
|
|
|
|
|
FETCH_OR(1, uint8_t)
|
|
|
|
FETCH_OR(2, uint16_t)
|
|
|
|
FETCH_OR(4, uint32_t)
|
|
|
|
|
|
|
|
FETCH_XOR(1, uint8_t)
|
|
|
|
FETCH_XOR(2, uint16_t)
|
|
|
|
FETCH_XOR(4, uint32_t)
|
|
|
|
|
2021-04-22 05:13:54 -04:00
|
|
|
SYNC_FETCH_OP(add, 1, uint8_t)
|
|
|
|
SYNC_FETCH_OP(add, 2, uint16_t)
|
|
|
|
SYNC_FETCH_OP(add, 4, uint32_t)
|
|
|
|
|
|
|
|
SYNC_FETCH_OP(sub, 1, uint8_t)
|
|
|
|
SYNC_FETCH_OP(sub, 2, uint16_t)
|
|
|
|
SYNC_FETCH_OP(sub, 4, uint32_t)
|
|
|
|
|
|
|
|
SYNC_FETCH_OP(and, 1, uint8_t)
|
|
|
|
SYNC_FETCH_OP(and, 2, uint16_t)
|
|
|
|
SYNC_FETCH_OP(and, 4, uint32_t)
|
|
|
|
|
|
|
|
SYNC_FETCH_OP(or, 1, uint8_t)
|
|
|
|
SYNC_FETCH_OP(or, 2, uint16_t)
|
|
|
|
SYNC_FETCH_OP(or, 4, uint32_t)
|
|
|
|
|
|
|
|
SYNC_FETCH_OP(xor, 1, uint8_t)
|
|
|
|
SYNC_FETCH_OP(xor, 2, uint16_t)
|
|
|
|
SYNC_FETCH_OP(xor, 4, uint32_t)
|
|
|
|
|
|
|
|
SYNC_BOOL_CMP_EXCHANGE(1, uint8_t)
|
|
|
|
SYNC_BOOL_CMP_EXCHANGE(2, uint16_t)
|
|
|
|
SYNC_BOOL_CMP_EXCHANGE(4, uint32_t)
|
|
|
|
|
|
|
|
SYNC_VAL_CMP_EXCHANGE(1, uint8_t)
|
|
|
|
SYNC_VAL_CMP_EXCHANGE(2, uint16_t)
|
|
|
|
SYNC_VAL_CMP_EXCHANGE(4, uint32_t)
|
2021-05-06 13:26:21 -04:00
|
|
|
|
2021-10-06 07:03:09 -04:00
|
|
|
|
|
|
|
SYNC_LOCK_TEST_AND_SET(1, uint8_t)
|
|
|
|
SYNC_LOCK_TEST_AND_SET(2, uint16_t)
|
|
|
|
SYNC_LOCK_TEST_AND_SET(4, uint32_t)
|
|
|
|
|
|
|
|
SYNC_LOCK_RELEASE(1, uint8_t)
|
|
|
|
SYNC_LOCK_RELEASE(2, uint16_t)
|
|
|
|
SYNC_LOCK_RELEASE(4, uint32_t)
|
|
|
|
|
2021-10-12 11:28:49 -04:00
|
|
|
// LLVM has not implemented native atomic load/stores for riscv targets without the Atomic extension. LLVM thread: https://reviews.llvm.org/D47553.
|
|
|
|
// Even though GCC does transform them, these libcalls need to be available for the case where a LLVM based project links against IDF.
|
|
|
|
ATOMIC_LOAD(1, uint8_t)
|
|
|
|
ATOMIC_LOAD(2, uint16_t)
|
|
|
|
ATOMIC_LOAD(4, uint32_t)
|
|
|
|
ATOMIC_STORE(1, uint8_t)
|
|
|
|
ATOMIC_STORE(2, uint16_t)
|
|
|
|
ATOMIC_STORE(4, uint32_t)
|
2021-10-06 07:03:09 -04:00
|
|
|
|
2021-05-06 13:26:21 -04:00
|
|
|
#endif // !HAS_ATOMICS_32
|
|
|
|
|
|
|
|
#if !HAS_ATOMICS_64
|
|
|
|
|
|
|
|
ATOMIC_EXCHANGE(8, uint64_t)
|
|
|
|
|
|
|
|
CMP_EXCHANGE(8, uint64_t)
|
|
|
|
|
|
|
|
FETCH_ADD(8, uint64_t)
|
|
|
|
|
|
|
|
FETCH_SUB(8, uint64_t)
|
|
|
|
|
|
|
|
FETCH_AND(8, uint64_t)
|
|
|
|
|
|
|
|
FETCH_OR(8, uint64_t)
|
|
|
|
|
|
|
|
FETCH_XOR(8, uint64_t)
|
|
|
|
|
|
|
|
SYNC_FETCH_OP(add, 8, uint64_t)
|
|
|
|
|
|
|
|
SYNC_FETCH_OP(sub, 8, uint64_t)
|
|
|
|
|
|
|
|
SYNC_FETCH_OP(and, 8, uint64_t)
|
|
|
|
|
|
|
|
SYNC_FETCH_OP(or, 8, uint64_t)
|
|
|
|
|
|
|
|
SYNC_FETCH_OP(xor, 8, uint64_t)
|
|
|
|
|
|
|
|
SYNC_BOOL_CMP_EXCHANGE(8, uint64_t)
|
|
|
|
|
2021-04-22 05:13:54 -04:00
|
|
|
SYNC_VAL_CMP_EXCHANGE(8, uint64_t)
|
|
|
|
|
2021-10-06 07:03:09 -04:00
|
|
|
SYNC_LOCK_TEST_AND_SET(8, uint64_t)
|
|
|
|
SYNC_LOCK_RELEASE(8, uint64_t)
|
|
|
|
|
2021-10-12 11:28:49 -04:00
|
|
|
// LLVM has not implemented native atomic load/stores for riscv targets without the Atomic extension. LLVM thread: https://reviews.llvm.org/D47553.
|
|
|
|
// Even though GCC does transform them, these libcalls need to be available for the case where a LLVM based project links against IDF.
|
|
|
|
ATOMIC_LOAD(8, uint64_t)
|
|
|
|
ATOMIC_STORE(8, uint64_t)
|
2021-10-06 07:03:09 -04:00
|
|
|
|
2021-05-06 13:26:21 -04:00
|
|
|
#endif // !HAS_ATOMICS_64
|