2018-07-29 07:17:09 -04:00
|
|
|
#include "unity.h"
|
|
|
|
#include "esp_system.h"
|
|
|
|
#include "esp_task_wdt.h"
|
|
|
|
#include "esp_attr.h"
|
2021-01-17 18:12:21 -05:00
|
|
|
#include "soc/rtc.h"
|
|
|
|
#include "hal/wdt_hal.h"
|
global: move the soc component out of the common list
This MR removes the common dependency from every IDF components to the SOC component.
Currently, in the ``idf_functions.cmake`` script, we include the header path of SOC component by default for all components.
But for better code organization (or maybe also benifits to the compiling speed), we may remove the dependency to SOC components for most components except the driver and kernel related components.
In CMAKE, we have two kinds of header visibilities (set by include path visibility):
(Assume component A --(depends on)--> B, B is the current component)
1. public (``COMPONENT_ADD_INCLUDEDIRS``): means this path is visible to other depending components (A) (visible to A and B)
2. private (``COMPONENT_PRIV_INCLUDEDIRS``): means this path is only visible to source files inside the component (visible to B only)
and we have two kinds of depending ways:
(Assume component A --(depends on)--> B --(depends on)--> C, B is the current component)
1. public (```COMPONENT_REQUIRES```): means B can access to public include path of C. All other components rely on you (A) will also be available for the public headers. (visible to A, B)
2. private (``COMPONENT_PRIV_REQUIRES``): means B can access to public include path of C, but don't propagate this relation to other components (A). (visible to B)
1. remove the common requirement in ``idf_functions.cmake``, this makes the SOC components invisible to all other components by default.
2. if a component (for example, DRIVER) really needs the dependency to SOC, add a private dependency to SOC for it.
3. some other components that don't really depends on the SOC may still meet some errors saying "can't find header soc/...", this is because it's depended component (DRIVER) incorrectly include the header of SOC in its public headers. Moving all this kind of #include into source files, or private headers
4. Fix the include requirements for some file which miss sufficient #include directives. (Previously they include some headers by the long long long header include link)
This is a breaking change. Previous code may depends on the long include chain.
You may need to include the following headers for some files after this commit:
- soc/soc.h
- soc/soc_memory_layout.h
- driver/gpio.h
- esp_sleep.h
The major broken include chain includes:
1. esp_system.h no longer includes esp_sleep.h. The latter includes driver/gpio.h and driver/touch_pad.h.
2. ets_sys.h no longer includes soc/soc.h
3. freertos/portmacro.h no longer includes soc/soc_memory_layout.h
some peripheral headers no longer includes their hw related headers, e.g. rom/gpio.h no longer includes soc/gpio_pins.h and soc/gpio_reg.h
BREAKING CHANGE
2019-04-03 01:17:38 -04:00
|
|
|
#include "esp_sleep.h"
|
2021-01-17 18:12:21 -05:00
|
|
|
#if CONFIG_IDF_TARGET_ARCH_RISCV
|
|
|
|
#include "riscv/riscv_interrupts.h"
|
|
|
|
#endif
|
2018-07-29 07:17:09 -04:00
|
|
|
|
|
|
|
#define RTC_BSS_ATTR __attribute__((section(".rtc.bss")))
|
|
|
|
|
2018-09-29 01:53:37 -04:00
|
|
|
#define CHECK_VALUE 0x89abcdef
|
|
|
|
|
2018-07-29 07:17:09 -04:00
|
|
|
static __NOINIT_ATTR uint32_t s_noinit_val;
|
|
|
|
static RTC_NOINIT_ATTR uint32_t s_rtc_noinit_val;
|
|
|
|
static RTC_DATA_ATTR uint32_t s_rtc_data_val;
|
|
|
|
static RTC_BSS_ATTR uint32_t s_rtc_bss_val;
|
2018-09-29 01:53:37 -04:00
|
|
|
/* There is no practical difference between placing something into RTC_DATA and
|
|
|
|
* RTC_RODATA. This only checks a usage pattern where the variable has a non-zero
|
|
|
|
* initializer (should be initialized by the bootloader).
|
|
|
|
*/
|
|
|
|
static RTC_RODATA_ATTR uint32_t s_rtc_rodata_val = CHECK_VALUE;
|
|
|
|
static RTC_FAST_ATTR uint32_t s_rtc_force_fast_val;
|
|
|
|
static RTC_SLOW_ATTR uint32_t s_rtc_force_slow_val;
|
2018-07-29 07:17:09 -04:00
|
|
|
|
2021-01-17 18:12:21 -05:00
|
|
|
#if CONFIG_IDF_TARGET_ESP32
|
|
|
|
#define DEEPSLEEP "DEEPSLEEP_RESET"
|
|
|
|
#define LOAD_STORE_ERROR "LoadStoreError"
|
|
|
|
#define RESET "SW_CPU_RESET"
|
|
|
|
#define INT_WDT_PANIC "Interrupt wdt timeout on CPU0"
|
|
|
|
#define INT_WDT "TG1WDT_SYS_RESET"
|
|
|
|
#define RTC_WDT "RTCWDT_RTC_RESET"
|
|
|
|
#ifdef CONFIG_ESP32_REV_MIN_3
|
|
|
|
#define BROWNOUT "RTCWDT_BROWN_OUT_RESET"
|
|
|
|
#else
|
|
|
|
#define BROWNOUT "SW_CPU_RESET"
|
|
|
|
#endif // CONFIG_ESP32_REV_MIN_3
|
|
|
|
#define STORE_ERROR "StoreProhibited"
|
|
|
|
|
|
|
|
#elif CONFIG_IDF_TARGET_ESP32S2 || CONFIG_IDF_TARGET_ESP32S3
|
|
|
|
#define DEEPSLEEP "DSLEEP"
|
|
|
|
#define LOAD_STORE_ERROR "LoadStoreError"
|
|
|
|
#define RESET "RTC_SW_CPU_RST"
|
|
|
|
#define INT_WDT_PANIC "Interrupt wdt timeout on CPU0"
|
|
|
|
#define INT_WDT "TG1WDT_SYS_RST"
|
|
|
|
#define RTC_WDT "RTCWDT_RTC_RST"
|
|
|
|
#define BROWNOUT "BROWN_OUT_RST"
|
|
|
|
#define STORE_ERROR "StoreProhibited"
|
|
|
|
|
|
|
|
#elif CONFIG_IDF_TARGET_ESP32C3
|
|
|
|
#define DEEPSLEEP "DSLEEP"
|
|
|
|
#define LOAD_STORE_ERROR "Store access fault"
|
|
|
|
#define RESET "RTC_SW_CPU_RST"
|
|
|
|
#define INT_WDT_PANIC "Interrupt wdt timeout on CPU0"
|
|
|
|
#define INT_WDT "TG1WDT_SYS_RST"
|
|
|
|
#define RTC_WDT "RTCWDT_RTC_RST"
|
|
|
|
#define BROWNOUT "BROWNOUT_RST"
|
|
|
|
#define STORE_ERROR LOAD_STORE_ERROR
|
|
|
|
|
|
|
|
#endif // CONFIG_IDF_TARGET_ESP32
|
2018-07-29 07:17:09 -04:00
|
|
|
|
2019-07-16 05:33:30 -04:00
|
|
|
static void setup_values(void)
|
2018-07-29 07:17:09 -04:00
|
|
|
{
|
|
|
|
s_noinit_val = CHECK_VALUE;
|
|
|
|
s_rtc_noinit_val = CHECK_VALUE;
|
|
|
|
s_rtc_data_val = CHECK_VALUE;
|
|
|
|
s_rtc_bss_val = CHECK_VALUE;
|
2018-09-29 01:53:37 -04:00
|
|
|
TEST_ASSERT_EQUAL_HEX32_MESSAGE(CHECK_VALUE, s_rtc_rodata_val,
|
|
|
|
"s_rtc_rodata_val should already be set up");
|
|
|
|
s_rtc_force_fast_val = CHECK_VALUE;
|
|
|
|
s_rtc_force_slow_val = CHECK_VALUE;
|
2018-07-29 07:17:09 -04:00
|
|
|
}
|
|
|
|
|
|
|
|
/* This test needs special test runners: rev1 silicon, and SPI flash with
|
|
|
|
* fast start-up time. Otherwise reset reason will be RTCWDT_RESET.
|
|
|
|
*/
|
|
|
|
TEST_CASE("reset reason ESP_RST_POWERON", "[reset][ignore]")
|
|
|
|
{
|
|
|
|
TEST_ASSERT_EQUAL(ESP_RST_POWERON, esp_reset_reason());
|
|
|
|
}
|
|
|
|
|
2021-01-17 18:12:21 -05:00
|
|
|
#if !TEMPORARY_DISABLED_FOR_TARGETS(ESP32S3, ESP32C3) // TODO ESP32-C3 IDF-2560
|
2019-07-16 05:33:30 -04:00
|
|
|
static void do_deep_sleep(void)
|
2018-07-29 07:17:09 -04:00
|
|
|
{
|
|
|
|
setup_values();
|
|
|
|
esp_sleep_enable_timer_wakeup(10000);
|
|
|
|
esp_deep_sleep_start();
|
|
|
|
}
|
|
|
|
|
2019-07-16 05:33:30 -04:00
|
|
|
static void check_reset_reason_deep_sleep(void)
|
2018-07-29 07:17:09 -04:00
|
|
|
{
|
|
|
|
TEST_ASSERT_EQUAL(ESP_RST_DEEPSLEEP, esp_reset_reason());
|
|
|
|
|
|
|
|
TEST_ASSERT_EQUAL_HEX32(CHECK_VALUE, s_rtc_noinit_val);
|
|
|
|
TEST_ASSERT_EQUAL_HEX32(CHECK_VALUE, s_rtc_data_val);
|
|
|
|
TEST_ASSERT_EQUAL_HEX32(CHECK_VALUE, s_rtc_bss_val);
|
2018-09-29 01:53:37 -04:00
|
|
|
TEST_ASSERT_EQUAL_HEX32(CHECK_VALUE, s_rtc_rodata_val);
|
|
|
|
TEST_ASSERT_EQUAL_HEX32(CHECK_VALUE, s_rtc_force_fast_val);
|
|
|
|
TEST_ASSERT_EQUAL_HEX32(CHECK_VALUE, s_rtc_force_slow_val);
|
2018-07-29 07:17:09 -04:00
|
|
|
}
|
|
|
|
|
2021-01-17 18:12:21 -05:00
|
|
|
TEST_CASE_MULTIPLE_STAGES("reset reason ESP_RST_DEEPSLEEP", "[reset_reason][reset="DEEPSLEEP"]",
|
2018-07-29 07:17:09 -04:00
|
|
|
do_deep_sleep,
|
|
|
|
check_reset_reason_deep_sleep);
|
2021-01-17 18:12:21 -05:00
|
|
|
#endif // TODO ESP32-C3 IDF-2560
|
2018-07-29 07:17:09 -04:00
|
|
|
|
2019-07-16 05:33:30 -04:00
|
|
|
static void do_exception(void)
|
2018-07-29 07:17:09 -04:00
|
|
|
{
|
|
|
|
setup_values();
|
|
|
|
*(int*) (0x40000001) = 0;
|
|
|
|
}
|
|
|
|
|
2019-07-16 05:33:30 -04:00
|
|
|
static void do_abort(void)
|
2018-07-29 07:17:09 -04:00
|
|
|
{
|
|
|
|
setup_values();
|
|
|
|
abort();
|
|
|
|
}
|
|
|
|
|
2019-07-16 05:33:30 -04:00
|
|
|
static void check_reset_reason_panic(void)
|
2018-07-29 07:17:09 -04:00
|
|
|
{
|
|
|
|
TEST_ASSERT_EQUAL(ESP_RST_PANIC, esp_reset_reason());
|
|
|
|
|
|
|
|
TEST_ASSERT_EQUAL_HEX32(CHECK_VALUE, s_noinit_val);
|
|
|
|
TEST_ASSERT_EQUAL_HEX32(CHECK_VALUE, s_rtc_noinit_val);
|
|
|
|
TEST_ASSERT_EQUAL_HEX32(0, s_rtc_data_val);
|
|
|
|
TEST_ASSERT_EQUAL_HEX32(0, s_rtc_bss_val);
|
2018-09-29 01:53:37 -04:00
|
|
|
TEST_ASSERT_EQUAL_HEX32(CHECK_VALUE, s_rtc_rodata_val);
|
|
|
|
TEST_ASSERT_EQUAL_HEX32(0, s_rtc_force_fast_val);
|
|
|
|
TEST_ASSERT_EQUAL_HEX32(0, s_rtc_force_slow_val);
|
2018-07-29 07:17:09 -04:00
|
|
|
}
|
|
|
|
|
2021-01-17 18:12:21 -05:00
|
|
|
TEST_CASE_MULTIPLE_STAGES("reset reason ESP_RST_PANIC after exception", "[reset_reason][reset="LOAD_STORE_ERROR","RESET"]",
|
2018-07-29 07:17:09 -04:00
|
|
|
do_exception,
|
|
|
|
check_reset_reason_panic);
|
|
|
|
|
2021-01-17 18:12:21 -05:00
|
|
|
TEST_CASE_MULTIPLE_STAGES("reset reason ESP_RST_PANIC after abort", "[reset_reason][reset=abort,"RESET"]",
|
2018-07-29 07:17:09 -04:00
|
|
|
do_abort,
|
|
|
|
check_reset_reason_panic);
|
|
|
|
|
2019-07-16 05:33:30 -04:00
|
|
|
static void do_restart(void)
|
2018-07-29 07:17:09 -04:00
|
|
|
{
|
|
|
|
setup_values();
|
|
|
|
esp_restart();
|
|
|
|
}
|
|
|
|
|
|
|
|
#if portNUM_PROCESSORS > 1
|
2019-07-16 05:33:30 -04:00
|
|
|
static void do_restart_from_app_cpu(void)
|
2018-07-29 07:17:09 -04:00
|
|
|
{
|
|
|
|
setup_values();
|
|
|
|
xTaskCreatePinnedToCore((TaskFunction_t) &do_restart, "restart", 2048, NULL, 5, NULL, 1);
|
|
|
|
vTaskDelay(2);
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2019-07-16 05:33:30 -04:00
|
|
|
static void check_reset_reason_sw(void)
|
2018-07-29 07:17:09 -04:00
|
|
|
{
|
|
|
|
TEST_ASSERT_EQUAL(ESP_RST_SW, esp_reset_reason());
|
|
|
|
|
|
|
|
TEST_ASSERT_EQUAL_HEX32(CHECK_VALUE, s_noinit_val);
|
|
|
|
TEST_ASSERT_EQUAL_HEX32(CHECK_VALUE, s_rtc_noinit_val);
|
|
|
|
TEST_ASSERT_EQUAL_HEX32(0, s_rtc_data_val);
|
|
|
|
TEST_ASSERT_EQUAL_HEX32(0, s_rtc_bss_val);
|
2018-09-29 01:53:37 -04:00
|
|
|
TEST_ASSERT_EQUAL_HEX32(CHECK_VALUE, s_rtc_rodata_val);
|
|
|
|
TEST_ASSERT_EQUAL_HEX32(0, s_rtc_force_fast_val);
|
|
|
|
TEST_ASSERT_EQUAL_HEX32(0, s_rtc_force_slow_val);
|
2018-07-29 07:17:09 -04:00
|
|
|
}
|
|
|
|
|
2021-01-17 18:12:21 -05:00
|
|
|
TEST_CASE_MULTIPLE_STAGES("reset reason ESP_RST_SW after restart", "[reset_reason][reset="RESET"]",
|
2018-07-29 07:17:09 -04:00
|
|
|
do_restart,
|
|
|
|
check_reset_reason_sw);
|
|
|
|
|
|
|
|
#if portNUM_PROCESSORS > 1
|
2021-01-17 18:12:21 -05:00
|
|
|
TEST_CASE_MULTIPLE_STAGES("reset reason ESP_RST_SW after restart from APP CPU", "[reset_reason][reset="RESET"]",
|
2018-07-29 07:17:09 -04:00
|
|
|
do_restart_from_app_cpu,
|
|
|
|
check_reset_reason_sw);
|
|
|
|
#endif
|
|
|
|
|
|
|
|
|
2019-07-16 05:33:30 -04:00
|
|
|
static void do_int_wdt(void)
|
2018-07-29 07:17:09 -04:00
|
|
|
{
|
2019-05-05 22:59:43 -04:00
|
|
|
setup_values();
|
2018-07-29 07:17:09 -04:00
|
|
|
portENTER_CRITICAL_NESTED();
|
|
|
|
while(1);
|
|
|
|
}
|
|
|
|
|
2019-07-16 05:33:30 -04:00
|
|
|
static void do_int_wdt_hw(void)
|
2018-07-29 07:17:09 -04:00
|
|
|
{
|
2019-05-05 22:59:43 -04:00
|
|
|
setup_values();
|
2021-01-17 18:12:21 -05:00
|
|
|
#if CONFIG_IDF_TARGET_ARCH_RISCV
|
|
|
|
riscv_global_interrupts_disable();
|
|
|
|
#else
|
2018-07-29 07:17:09 -04:00
|
|
|
XTOS_SET_INTLEVEL(XCHAL_NMILEVEL);
|
2021-01-17 18:12:21 -05:00
|
|
|
#endif
|
2018-07-29 07:17:09 -04:00
|
|
|
while(1);
|
|
|
|
}
|
|
|
|
|
2019-07-16 05:33:30 -04:00
|
|
|
static void check_reset_reason_int_wdt(void)
|
2018-07-29 07:17:09 -04:00
|
|
|
{
|
|
|
|
TEST_ASSERT_EQUAL(ESP_RST_INT_WDT, esp_reset_reason());
|
2019-05-05 22:59:43 -04:00
|
|
|
TEST_ASSERT_EQUAL_HEX32(CHECK_VALUE, s_rtc_noinit_val);
|
2018-07-29 07:17:09 -04:00
|
|
|
}
|
|
|
|
|
|
|
|
TEST_CASE_MULTIPLE_STAGES("reset reason ESP_RST_INT_WDT after interrupt watchdog (panic)",
|
2021-01-17 18:12:21 -05:00
|
|
|
"[reset_reason][reset="INT_WDT_PANIC","RESET"]",
|
2018-07-29 07:17:09 -04:00
|
|
|
do_int_wdt,
|
|
|
|
check_reset_reason_int_wdt);
|
|
|
|
|
|
|
|
TEST_CASE_MULTIPLE_STAGES("reset reason ESP_RST_INT_WDT after interrupt watchdog (hw)",
|
2021-01-17 18:12:21 -05:00
|
|
|
"[reset_reason][reset="INT_WDT"]",
|
2018-07-29 07:17:09 -04:00
|
|
|
do_int_wdt_hw,
|
|
|
|
check_reset_reason_int_wdt);
|
|
|
|
|
2019-07-16 05:33:30 -04:00
|
|
|
static void do_task_wdt(void)
|
2018-07-29 07:17:09 -04:00
|
|
|
{
|
|
|
|
setup_values();
|
|
|
|
esp_task_wdt_init(1, true);
|
|
|
|
esp_task_wdt_add(xTaskGetIdleTaskHandleForCPU(0));
|
|
|
|
while(1);
|
|
|
|
}
|
|
|
|
|
2019-07-16 05:33:30 -04:00
|
|
|
static void check_reset_reason_task_wdt(void)
|
2018-07-29 07:17:09 -04:00
|
|
|
{
|
|
|
|
TEST_ASSERT_EQUAL(ESP_RST_TASK_WDT, esp_reset_reason());
|
|
|
|
|
|
|
|
TEST_ASSERT_EQUAL_HEX32(CHECK_VALUE, s_noinit_val);
|
|
|
|
TEST_ASSERT_EQUAL_HEX32(CHECK_VALUE, s_rtc_noinit_val);
|
|
|
|
TEST_ASSERT_EQUAL_HEX32(0, s_rtc_data_val);
|
|
|
|
TEST_ASSERT_EQUAL_HEX32(0, s_rtc_bss_val);
|
2018-09-29 01:53:37 -04:00
|
|
|
TEST_ASSERT_EQUAL_HEX32(CHECK_VALUE, s_rtc_rodata_val);
|
|
|
|
TEST_ASSERT_EQUAL_HEX32(0, s_rtc_force_fast_val);
|
|
|
|
TEST_ASSERT_EQUAL_HEX32(0, s_rtc_force_slow_val);
|
2018-07-29 07:17:09 -04:00
|
|
|
}
|
|
|
|
|
|
|
|
TEST_CASE_MULTIPLE_STAGES("reset reason ESP_RST_TASK_WDT after task watchdog",
|
2021-01-17 18:12:21 -05:00
|
|
|
"[reset_reason][reset=abort,"RESET"]",
|
2018-07-29 07:17:09 -04:00
|
|
|
do_task_wdt,
|
|
|
|
check_reset_reason_task_wdt);
|
|
|
|
|
2019-07-16 05:33:30 -04:00
|
|
|
static void do_rtc_wdt(void)
|
2018-07-29 07:17:09 -04:00
|
|
|
{
|
2019-05-05 22:59:43 -04:00
|
|
|
setup_values();
|
2021-01-17 18:12:21 -05:00
|
|
|
// Enable RTC watchdog for 0.1 second
|
|
|
|
wdt_hal_context_t rtc_wdt_ctx;
|
|
|
|
wdt_hal_init(&rtc_wdt_ctx, WDT_RWDT, 0, false);
|
|
|
|
uint32_t stage_timeout_ticks = rtc_clk_slow_freq_get_hz() / 10;
|
|
|
|
wdt_hal_write_protect_disable(&rtc_wdt_ctx);
|
|
|
|
wdt_hal_config_stage(&rtc_wdt_ctx, WDT_STAGE0, stage_timeout_ticks, WDT_STAGE_ACTION_RESET_SYSTEM);
|
|
|
|
wdt_hal_set_flashboot_en(&rtc_wdt_ctx, true);
|
|
|
|
wdt_hal_write_protect_enable(&rtc_wdt_ctx);
|
2018-07-29 07:17:09 -04:00
|
|
|
while(1);
|
|
|
|
}
|
|
|
|
|
2019-07-16 05:33:30 -04:00
|
|
|
static void check_reset_reason_any_wdt(void)
|
2018-07-29 07:17:09 -04:00
|
|
|
{
|
|
|
|
TEST_ASSERT_EQUAL(ESP_RST_WDT, esp_reset_reason());
|
2019-05-05 22:59:43 -04:00
|
|
|
TEST_ASSERT_EQUAL_HEX32(CHECK_VALUE, s_rtc_noinit_val);
|
2018-07-29 07:17:09 -04:00
|
|
|
}
|
|
|
|
|
|
|
|
TEST_CASE_MULTIPLE_STAGES("reset reason ESP_RST_WDT after RTC watchdog",
|
2021-01-17 18:12:21 -05:00
|
|
|
"[reset_reason][reset="RTC_WDT"]",
|
2018-07-29 07:17:09 -04:00
|
|
|
do_rtc_wdt,
|
|
|
|
check_reset_reason_any_wdt);
|
|
|
|
|
|
|
|
|
2021-01-17 18:12:21 -05:00
|
|
|
#if !TEMPORARY_DISABLED_FOR_TARGETS(ESP32C3) // TODO ESP32-C3 IDF-2397
|
2019-07-16 05:33:30 -04:00
|
|
|
static void do_brownout(void)
|
2018-07-29 07:17:09 -04:00
|
|
|
{
|
|
|
|
setup_values();
|
|
|
|
printf("Manual test: lower the supply voltage to cause brownout\n");
|
|
|
|
vTaskSuspend(NULL);
|
|
|
|
}
|
|
|
|
|
2019-07-16 05:33:30 -04:00
|
|
|
static void check_reset_reason_brownout(void)
|
2018-07-29 07:17:09 -04:00
|
|
|
{
|
|
|
|
TEST_ASSERT_EQUAL(ESP_RST_BROWNOUT, esp_reset_reason());
|
|
|
|
|
|
|
|
TEST_ASSERT_EQUAL_HEX32(CHECK_VALUE, s_noinit_val);
|
|
|
|
TEST_ASSERT_EQUAL_HEX32(CHECK_VALUE, s_rtc_noinit_val);
|
|
|
|
TEST_ASSERT_EQUAL_HEX32(0, s_rtc_data_val);
|
|
|
|
TEST_ASSERT_EQUAL_HEX32(0, s_rtc_bss_val);
|
2018-09-29 01:53:37 -04:00
|
|
|
TEST_ASSERT_EQUAL_HEX32(CHECK_VALUE, s_rtc_rodata_val);
|
|
|
|
TEST_ASSERT_EQUAL_HEX32(0, s_rtc_force_fast_val);
|
|
|
|
TEST_ASSERT_EQUAL_HEX32(0, s_rtc_force_slow_val);
|
2018-07-29 07:17:09 -04:00
|
|
|
}
|
|
|
|
|
|
|
|
TEST_CASE_MULTIPLE_STAGES("reset reason ESP_RST_BROWNOUT after brownout event",
|
2021-01-17 18:12:21 -05:00
|
|
|
"[reset_reason][ignore][reset="BROWNOUT"]",
|
2018-07-29 07:17:09 -04:00
|
|
|
do_brownout,
|
|
|
|
check_reset_reason_brownout);
|
2021-01-17 18:12:21 -05:00
|
|
|
#endif // TODO ESP32-C3 IDF-2397
|
2018-07-29 07:17:09 -04:00
|
|
|
|
2018-12-06 06:27:52 -05:00
|
|
|
|
2020-05-16 05:52:33 -04:00
|
|
|
#ifdef CONFIG_SPIRAM_ALLOW_STACK_EXTERNAL_MEMORY
|
|
|
|
#ifndef CONFIG_FREERTOS_UNICORE
|
|
|
|
#include "xt_instr_macros.h"
|
|
|
|
#include "xtensa/config/specreg.h"
|
|
|
|
|
|
|
|
static int size_stack = 1024 * 3;
|
|
|
|
static StackType_t *start_addr_stack;
|
|
|
|
|
|
|
|
static int fibonacci(int n, void* func(void))
|
|
|
|
{
|
|
|
|
int tmp1 = n, tmp2 = n;
|
|
|
|
uint32_t base, start;
|
|
|
|
RSR(WINDOWBASE, base);
|
|
|
|
RSR(WINDOWSTART, start);
|
|
|
|
printf("WINDOWBASE = %-2d WINDOWSTART = 0x%x\n", base, start);
|
|
|
|
if (n <= 1) {
|
|
|
|
StackType_t *last_addr_stack = get_sp();
|
|
|
|
StackType_t *used_stack = (StackType_t *) (start_addr_stack - last_addr_stack);
|
|
|
|
printf("addr_stack = %p, used[%p]/all[0x%x] space in stack\n", last_addr_stack, used_stack, size_stack);
|
|
|
|
func();
|
|
|
|
return n;
|
|
|
|
}
|
|
|
|
int fib = fibonacci(n - 1, func) + fibonacci(n - 2, func);
|
|
|
|
printf("fib = %d\n", (tmp1 - tmp2) + fib);
|
|
|
|
return fib;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void test_task(void *func)
|
|
|
|
{
|
|
|
|
start_addr_stack = get_sp();
|
|
|
|
if (esp_ptr_external_ram(start_addr_stack)) {
|
|
|
|
printf("restart_task: uses external stack, addr_stack = %p\n", start_addr_stack);
|
|
|
|
} else {
|
|
|
|
printf("restart_task: uses internal stack, addr_stack = %p\n", start_addr_stack);
|
|
|
|
}
|
|
|
|
fibonacci(35, func);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void func_do_exception(void)
|
|
|
|
{
|
|
|
|
*((int *) 0) = 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void init_restart_task(void)
|
|
|
|
{
|
|
|
|
StackType_t *stack_for_task = (StackType_t *) heap_caps_calloc(1, size_stack, MALLOC_CAP_SPIRAM | MALLOC_CAP_8BIT);
|
|
|
|
printf("init_task: current addr_stack = %p, stack_for_task = %p\n", get_sp(), stack_for_task);
|
|
|
|
static StaticTask_t task_buf;
|
|
|
|
xTaskCreateStaticPinnedToCore(test_task, "test_task", size_stack, esp_restart, 5, stack_for_task, &task_buf, 1);
|
|
|
|
while (1) { };
|
|
|
|
}
|
|
|
|
|
|
|
|
static void init_task_do_exception(void)
|
|
|
|
{
|
|
|
|
StackType_t *stack_for_task = (StackType_t *) heap_caps_calloc(1, size_stack, MALLOC_CAP_SPIRAM | MALLOC_CAP_8BIT);
|
|
|
|
printf("init_task: current addr_stack = %p, stack_for_task = %p\n", get_sp(), stack_for_task);
|
|
|
|
static StaticTask_t task_buf;
|
|
|
|
xTaskCreateStaticPinnedToCore(test_task, "test_task", size_stack, func_do_exception, 5, stack_for_task, &task_buf, 1);
|
|
|
|
while (1) { };
|
|
|
|
}
|
|
|
|
|
|
|
|
static void test1_finish(void)
|
|
|
|
{
|
|
|
|
TEST_ASSERT_EQUAL(ESP_RST_SW, esp_reset_reason());
|
|
|
|
printf("test - OK\n");
|
|
|
|
}
|
|
|
|
|
|
|
|
static void test2_finish(void)
|
|
|
|
{
|
|
|
|
TEST_ASSERT_EQUAL(ESP_RST_PANIC, esp_reset_reason());
|
|
|
|
printf("test - OK\n");
|
|
|
|
}
|
|
|
|
|
2021-01-17 18:12:21 -05:00
|
|
|
TEST_CASE_MULTIPLE_STAGES("reset reason ESP_RST_SW after restart in a task with spiram stack", "[spiram_stack][reset="RESET"]",
|
2020-05-16 05:52:33 -04:00
|
|
|
init_restart_task,
|
|
|
|
test1_finish);
|
|
|
|
|
2021-01-17 18:12:21 -05:00
|
|
|
TEST_CASE_MULTIPLE_STAGES("reset reason ESP_RST_PANIC after an exception in a task with spiram stack", "[spiram_stack][reset="STORE_ERROR","RESET"]",
|
2020-05-16 05:52:33 -04:00
|
|
|
init_task_do_exception,
|
|
|
|
test2_finish);
|
|
|
|
|
|
|
|
#endif // CONFIG_FREERTOS_UNICORE
|
|
|
|
#endif // CONFIG_SPIRAM_ALLOW_STACK_EXTERNAL_MEMORY
|
|
|
|
|
|
|
|
|
2018-07-29 07:17:09 -04:00
|
|
|
/* Not tested here: ESP_RST_SDIO */
|