2022-04-06 23:59:46 -04:00
|
|
|
/*
|
2023-08-01 05:32:26 -04:00
|
|
|
* SPDX-FileCopyrightText: 2022-2023 Espressif Systems (Shanghai) CO LTD
|
2022-04-06 23:59:46 -04:00
|
|
|
*
|
|
|
|
* SPDX-License-Identifier: Apache-2.0
|
|
|
|
*/
|
|
|
|
|
|
|
|
#pragma once
|
|
|
|
|
2023-10-18 03:50:58 -04:00
|
|
|
#include <stdatomic.h>
|
2022-04-06 23:59:46 -04:00
|
|
|
#include "sdkconfig.h"
|
|
|
|
#include "freertos/FreeRTOS.h"
|
|
|
|
#include "freertos/task.h"
|
|
|
|
#include "freertos/queue.h"
|
2023-06-28 05:47:19 -04:00
|
|
|
#include "freertos/idf_additions.h"
|
2022-04-06 23:59:46 -04:00
|
|
|
#include "esp_err.h"
|
|
|
|
#include "soc/soc_caps.h"
|
2023-08-01 05:32:26 -04:00
|
|
|
#include "soc/gdma_channel.h"
|
2022-04-06 23:59:46 -04:00
|
|
|
#include "hal/rmt_types.h"
|
|
|
|
#include "hal/rmt_hal.h"
|
|
|
|
#include "hal/dma_types.h"
|
2023-08-01 05:32:26 -04:00
|
|
|
#include "hal/cache_ll.h"
|
2022-04-06 23:59:46 -04:00
|
|
|
#include "esp_intr_alloc.h"
|
|
|
|
#include "esp_heap_caps.h"
|
|
|
|
#include "esp_pm.h"
|
|
|
|
#include "esp_attr.h"
|
|
|
|
#include "esp_private/gdma.h"
|
|
|
|
#include "driver/rmt_common.h"
|
|
|
|
|
|
|
|
#ifdef __cplusplus
|
|
|
|
extern "C" {
|
|
|
|
#endif
|
|
|
|
|
2023-11-01 23:39:29 -04:00
|
|
|
#if CONFIG_RMT_ISR_IRAM_SAFE || CONFIG_RMT_RECV_FUNC_IN_IRAM
|
2022-04-06 23:59:46 -04:00
|
|
|
#define RMT_MEM_ALLOC_CAPS (MALLOC_CAP_INTERNAL | MALLOC_CAP_8BIT)
|
|
|
|
#else
|
|
|
|
#define RMT_MEM_ALLOC_CAPS MALLOC_CAP_DEFAULT
|
|
|
|
#endif
|
|
|
|
|
|
|
|
// RMT driver object is per-channel, the interrupt source is shared between channels
|
|
|
|
#if CONFIG_RMT_ISR_IRAM_SAFE
|
2023-08-29 05:56:03 -04:00
|
|
|
#define RMT_INTR_ALLOC_FLAG (ESP_INTR_FLAG_SHARED | ESP_INTR_FLAG_IRAM)
|
2022-04-06 23:59:46 -04:00
|
|
|
#else
|
2023-08-29 05:56:03 -04:00
|
|
|
#define RMT_INTR_ALLOC_FLAG (ESP_INTR_FLAG_SHARED)
|
2022-04-06 23:59:46 -04:00
|
|
|
#endif
|
|
|
|
|
|
|
|
// Hopefully the channel offset won't change in other targets
|
|
|
|
#define RMT_TX_CHANNEL_OFFSET_IN_GROUP 0
|
|
|
|
#define RMT_RX_CHANNEL_OFFSET_IN_GROUP (SOC_RMT_CHANNELS_PER_GROUP - SOC_RMT_TX_CANDIDATES_PER_GROUP)
|
|
|
|
|
2023-08-29 05:56:03 -04:00
|
|
|
#define RMT_ALLOW_INTR_PRIORITY_MASK ESP_INTR_FLAG_LOWMED
|
|
|
|
|
2022-04-06 23:59:46 -04:00
|
|
|
// DMA buffer size must align to `rmt_symbol_word_t`
|
|
|
|
#define RMT_DMA_DESC_BUF_MAX_SIZE (DMA_DESCRIPTOR_BUFFER_MAX_SIZE & ~(sizeof(rmt_symbol_word_t) - 1))
|
|
|
|
|
2023-08-01 05:32:26 -04:00
|
|
|
#define RMT_DMA_NODES_PING_PONG 2 // two nodes ping-pong
|
|
|
|
#define RMT_PM_LOCK_NAME_LEN_MAX 16
|
|
|
|
#define RMT_GROUP_INTR_PRIORITY_UNINITIALIZED (-1)
|
2022-04-06 23:59:46 -04:00
|
|
|
|
2023-10-19 03:16:32 -04:00
|
|
|
// RMT is a slow peripheral, it only supports AHB-GDMA
|
|
|
|
#define RMT_DMA_DESC_ALIGN 4
|
2023-08-01 05:32:26 -04:00
|
|
|
typedef dma_descriptor_align4_t rmt_dma_descriptor_t;
|
|
|
|
|
|
|
|
#ifdef CACHE_LL_L2MEM_NON_CACHE_ADDR
|
|
|
|
#define RMT_GET_NON_CACHE_ADDR(addr) ((addr) ? CACHE_LL_L2MEM_NON_CACHE_ADDR(addr) : 0)
|
|
|
|
#else
|
|
|
|
#define RMT_GET_NON_CACHE_ADDR(addr) (addr)
|
|
|
|
#endif
|
2023-08-29 05:56:03 -04:00
|
|
|
|
2022-05-08 07:30:41 -04:00
|
|
|
typedef struct {
|
|
|
|
struct {
|
|
|
|
rmt_symbol_word_t symbols[SOC_RMT_MEM_WORDS_PER_CHANNEL];
|
|
|
|
} channels[SOC_RMT_CHANNELS_PER_GROUP];
|
|
|
|
} rmt_block_mem_t;
|
|
|
|
|
2022-04-06 23:59:46 -04:00
|
|
|
// RMTMEM address is declared in <target>.peripherals.ld
|
2022-05-08 07:30:41 -04:00
|
|
|
extern rmt_block_mem_t RMTMEM;
|
2022-04-06 23:59:46 -04:00
|
|
|
|
|
|
|
typedef enum {
|
|
|
|
RMT_CHANNEL_DIRECTION_TX,
|
|
|
|
RMT_CHANNEL_DIRECTION_RX,
|
|
|
|
} rmt_channel_direction_t;
|
|
|
|
|
|
|
|
typedef enum {
|
2023-10-18 03:50:58 -04:00
|
|
|
RMT_FSM_INIT_WAIT,
|
2022-04-06 23:59:46 -04:00
|
|
|
RMT_FSM_INIT,
|
2023-10-18 03:50:58 -04:00
|
|
|
RMT_FSM_ENABLE_WAIT,
|
2022-04-06 23:59:46 -04:00
|
|
|
RMT_FSM_ENABLE,
|
2023-10-18 03:50:58 -04:00
|
|
|
RMT_FSM_RUN_WAIT,
|
|
|
|
RMT_FSM_RUN,
|
2022-04-06 23:59:46 -04:00
|
|
|
} rmt_fsm_t;
|
|
|
|
|
|
|
|
enum {
|
|
|
|
RMT_TX_QUEUE_READY,
|
|
|
|
RMT_TX_QUEUE_PROGRESS,
|
|
|
|
RMT_TX_QUEUE_COMPLETE,
|
|
|
|
RMT_TX_QUEUE_MAX,
|
|
|
|
};
|
|
|
|
|
|
|
|
typedef struct rmt_group_t rmt_group_t;
|
|
|
|
typedef struct rmt_channel_t rmt_channel_t;
|
|
|
|
typedef struct rmt_tx_channel_t rmt_tx_channel_t;
|
|
|
|
typedef struct rmt_rx_channel_t rmt_rx_channel_t;
|
|
|
|
typedef struct rmt_sync_manager_t rmt_sync_manager_t;
|
|
|
|
|
|
|
|
struct rmt_group_t {
|
|
|
|
int group_id; // group ID, index from 0
|
|
|
|
portMUX_TYPE spinlock; // to protect per-group register level concurrent access
|
|
|
|
rmt_hal_context_t hal; // hal layer for each group
|
|
|
|
rmt_clock_source_t clk_src; // record the group clock source, group clock is shared by all channels
|
|
|
|
uint32_t resolution_hz; // resolution of group clock
|
|
|
|
uint32_t occupy_mask; // a set bit in the mask indicates the channel is not available
|
|
|
|
rmt_tx_channel_t *tx_channels[SOC_RMT_TX_CANDIDATES_PER_GROUP]; // array of RMT TX channels
|
|
|
|
rmt_rx_channel_t *rx_channels[SOC_RMT_RX_CANDIDATES_PER_GROUP]; // array of RMT RX channels
|
|
|
|
rmt_sync_manager_t *sync_manager; // sync manager, this can be extended into an array if there're more sync controllers in one RMT group
|
2023-08-29 05:56:03 -04:00
|
|
|
int intr_priority; // RMT interrupt priority
|
2022-04-06 23:59:46 -04:00
|
|
|
};
|
|
|
|
|
|
|
|
struct rmt_channel_t {
|
|
|
|
int channel_id; // channel ID, index from 0
|
|
|
|
int gpio_num; // GPIO number used by RMT RX channel
|
|
|
|
uint32_t channel_mask; // mask of the memory blocks that occupied by the channel
|
|
|
|
size_t mem_block_num; // number of occupied RMT memory blocks
|
|
|
|
rmt_group_t *group; // which group the channel belongs to
|
|
|
|
portMUX_TYPE spinlock; // prevent channel resource accessing by user and interrupt concurrently
|
|
|
|
uint32_t resolution_hz; // channel clock resolution
|
|
|
|
intr_handle_t intr; // allocated interrupt handle for each channel
|
2023-10-18 03:50:58 -04:00
|
|
|
_Atomic rmt_fsm_t fsm; // channel life cycle specific FSM
|
2022-04-06 23:59:46 -04:00
|
|
|
rmt_channel_direction_t direction; // channel direction
|
|
|
|
rmt_symbol_word_t *hw_mem_base; // base address of RMT channel hardware memory
|
|
|
|
rmt_symbol_word_t *dma_mem_base; // base address of RMT channel DMA buffer
|
|
|
|
gdma_channel_handle_t dma_chan; // DMA channel
|
|
|
|
esp_pm_lock_handle_t pm_lock; // power management lock
|
|
|
|
#if CONFIG_PM_ENABLE
|
|
|
|
char pm_lock_name[RMT_PM_LOCK_NAME_LEN_MAX]; // pm lock name
|
|
|
|
#endif
|
|
|
|
// RMT channel common interface
|
|
|
|
// The following IO functions will have per-implementation for TX and RX channel
|
|
|
|
esp_err_t (*del)(rmt_channel_t *channel);
|
|
|
|
esp_err_t (*set_carrier_action)(rmt_channel_t *channel, const rmt_carrier_config_t *config);
|
|
|
|
esp_err_t (*enable)(rmt_channel_t *channel);
|
|
|
|
esp_err_t (*disable)(rmt_channel_t *channel);
|
|
|
|
};
|
|
|
|
|
|
|
|
typedef struct {
|
|
|
|
rmt_encoder_handle_t encoder; // encode user payload into RMT symbols
|
|
|
|
const void *payload; // encoder payload
|
|
|
|
size_t payload_bytes; // payload size
|
|
|
|
int loop_count; // transaction can be continued in a loop for specific times
|
|
|
|
int remain_loop_count; // user required loop count may exceed hardware limitation, the driver will transfer them in batches
|
|
|
|
size_t transmitted_symbol_num; // track the number of transmitted symbols
|
|
|
|
struct {
|
|
|
|
uint32_t eot_level : 1; // Set the output level for the "End Of Transmission"
|
|
|
|
uint32_t encoding_done: 1; // Indicate whether the encoding has finished (not the encoding of transmission)
|
|
|
|
} flags;
|
2023-08-29 05:56:03 -04:00
|
|
|
|
2022-04-06 23:59:46 -04:00
|
|
|
} rmt_tx_trans_desc_t;
|
|
|
|
|
|
|
|
struct rmt_tx_channel_t {
|
|
|
|
rmt_channel_t base; // channel base class
|
|
|
|
size_t mem_off; // runtime argument, indicating the next writing position in the RMT hardware memory
|
2023-08-29 05:56:03 -04:00
|
|
|
size_t mem_end; // runtime argument, indicating the end of current writing region
|
2022-04-06 23:59:46 -04:00
|
|
|
size_t ping_pong_symbols; // ping-pong size (half of the RMT channel memory)
|
|
|
|
size_t queue_size; // size of transaction queue
|
|
|
|
size_t num_trans_inflight; // indicates the number of transactions that are undergoing but not recycled to ready_queue
|
|
|
|
QueueHandle_t trans_queues[RMT_TX_QUEUE_MAX]; // transaction queues
|
|
|
|
rmt_tx_trans_desc_t *cur_trans; // points to current transaction
|
|
|
|
void *user_data; // user context
|
|
|
|
rmt_tx_done_callback_t on_trans_done; // callback, invoked on trans done
|
2023-08-01 05:32:26 -04:00
|
|
|
rmt_dma_descriptor_t *dma_nodes; // DMA descriptor nodes
|
|
|
|
rmt_dma_descriptor_t *dma_nodes_nc; // DMA descriptor nodes accessed in non-cached way
|
2023-08-29 05:56:03 -04:00
|
|
|
rmt_tx_trans_desc_t trans_desc_pool[]; // transfer descriptor pool
|
2022-04-06 23:59:46 -04:00
|
|
|
};
|
|
|
|
|
|
|
|
typedef struct {
|
|
|
|
void *buffer; // buffer for saving the received symbols
|
|
|
|
size_t buffer_size; // size of the buffer, in bytes
|
|
|
|
size_t received_symbol_num; // track the number of received symbols
|
|
|
|
size_t copy_dest_off; // tracking offset in the copy destination
|
|
|
|
} rmt_rx_trans_desc_t;
|
|
|
|
|
|
|
|
struct rmt_rx_channel_t {
|
|
|
|
rmt_channel_t base; // channel base class
|
2023-08-01 05:32:26 -04:00
|
|
|
size_t mem_off; // starting offset to fetch the symbols in RMT-MEM
|
2022-04-06 23:59:46 -04:00
|
|
|
size_t ping_pong_symbols; // ping-pong size (half of the RMT channel memory)
|
|
|
|
rmt_rx_done_callback_t on_recv_done; // callback, invoked on receive done
|
|
|
|
void *user_data; // user context
|
|
|
|
rmt_rx_trans_desc_t trans_desc; // transaction description
|
|
|
|
size_t num_dma_nodes; // number of DMA nodes, determined by how big the memory block that user configures
|
2023-08-01 05:32:26 -04:00
|
|
|
rmt_dma_descriptor_t *dma_nodes; // DMA link nodes
|
|
|
|
rmt_dma_descriptor_t *dma_nodes_nc; // DMA descriptor nodes accessed in non-cached way
|
2022-04-06 23:59:46 -04:00
|
|
|
};
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief Acquire RMT group handle
|
|
|
|
*
|
|
|
|
* @param group_id Group ID
|
|
|
|
* @return RMT group handle
|
|
|
|
*/
|
|
|
|
rmt_group_t *rmt_acquire_group_handle(int group_id);
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief Release RMT group handle
|
|
|
|
*
|
|
|
|
* @param group RMT group handle, returned from `rmt_acquire_group_handle`
|
|
|
|
*/
|
|
|
|
void rmt_release_group_handle(rmt_group_t *group);
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief Set clock source for RMT peripheral
|
|
|
|
*
|
|
|
|
* @param chan RMT channel handle
|
|
|
|
* @param clk_src Clock source
|
|
|
|
* @return
|
|
|
|
* - ESP_OK: Set clock source successfully
|
|
|
|
* - ESP_ERR_NOT_SUPPORTED: Set clock source failed because the clk_src is not supported
|
|
|
|
* - ESP_ERR_INVALID_STATE: Set clock source failed because the clk_src is different from other RMT channel
|
|
|
|
* - ESP_FAIL: Set clock source failed because of other error
|
|
|
|
*/
|
|
|
|
esp_err_t rmt_select_periph_clock(rmt_channel_handle_t chan, rmt_clock_source_t clk_src);
|
|
|
|
|
2023-08-29 05:56:03 -04:00
|
|
|
/**
|
|
|
|
* @brief Set interrupt priority to RMT group
|
|
|
|
* @param group RMT group to set interrupt priority to
|
|
|
|
* @param intr_priority User-specified interrupt priority (in num, not bitmask)
|
|
|
|
* @return If the priority conflicts
|
|
|
|
* - true: Interrupt priority conflict with previous specified
|
|
|
|
* - false: Interrupt priority set successfully
|
|
|
|
*/
|
|
|
|
bool rmt_set_intr_priority_to_group(rmt_group_t *group, int intr_priority);
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief Get isr_flags to be passed to `esp_intr_alloc_intrstatus()` according to `intr_priority` set in RMT group
|
|
|
|
* @param group RMT group
|
|
|
|
* @return isr_flags
|
|
|
|
*/
|
|
|
|
int rmt_get_isr_flags(rmt_group_t *group);
|
|
|
|
|
2022-04-06 23:59:46 -04:00
|
|
|
#ifdef __cplusplus
|
|
|
|
}
|
|
|
|
#endif
|