2021-06-03 07:40:09 -04:00
|
|
|
/*
|
|
|
|
* SPDX-FileCopyrightText: 2021 Espressif Systems (Shanghai) CO LTD
|
|
|
|
*
|
|
|
|
* SPDX-License-Identifier: Apache-2.0
|
|
|
|
*/
|
2016-09-20 21:04:16 -04:00
|
|
|
/* ESP32 Linker Script Memory Layout
|
|
|
|
|
|
|
|
This file describes the memory layout (memory blocks) as virtual
|
|
|
|
memory addresses.
|
|
|
|
|
2019-03-13 18:59:31 -04:00
|
|
|
esp32.project.ld contains output sections to link compiler output
|
2016-09-20 21:04:16 -04:00
|
|
|
into these memory blocks.
|
|
|
|
|
|
|
|
***
|
|
|
|
|
|
|
|
This linker script is passed through the C preprocessor to include
|
|
|
|
configuration options.
|
|
|
|
|
|
|
|
Please use preprocessor features sparingly! Restrict
|
|
|
|
to simple macros with numeric values, and/or #if/#endif blocks.
|
|
|
|
*/
|
|
|
|
#include "sdkconfig.h"
|
2021-08-06 11:18:19 -04:00
|
|
|
#include "ld.common"
|
2016-09-20 21:04:16 -04:00
|
|
|
|
2017-08-15 09:36:06 -04:00
|
|
|
/* If BT is not built at all */
|
2021-09-16 03:57:57 -04:00
|
|
|
#ifndef CONFIG_BTDM_RESERVE_DRAM
|
|
|
|
#define CONFIG_BTDM_RESERVE_DRAM 0
|
2017-08-15 09:36:06 -04:00
|
|
|
#endif
|
|
|
|
|
2019-07-05 06:18:58 -04:00
|
|
|
#ifdef CONFIG_BOOTLOADER_CUSTOM_RESERVE_RTC
|
|
|
|
#define ESP_BOOTLOADER_RESERVE_RTC (CONFIG_BOOTLOADER_RESERVE_RTC_SIZE + CONFIG_BOOTLOADER_CUSTOM_RESERVE_RTC_SIZE)
|
|
|
|
#elif defined(CONFIG_BOOTLOADER_SKIP_VALIDATE_IN_DEEP_SLEEP)
|
2019-04-12 16:32:47 -04:00
|
|
|
#define ESP_BOOTLOADER_RESERVE_RTC (CONFIG_BOOTLOADER_RESERVE_RTC_SIZE)
|
|
|
|
#else
|
|
|
|
#define ESP_BOOTLOADER_RESERVE_RTC 0
|
|
|
|
#endif
|
|
|
|
|
2019-03-25 10:45:57 -04:00
|
|
|
#if defined(CONFIG_ESP32_USE_FIXED_STATIC_RAM_SIZE)
|
|
|
|
|
|
|
|
ASSERT((CONFIG_ESP32_FIXED_STATIC_RAM_SIZE <= 0x2c200),
|
|
|
|
"Fixed static ram data does not fit.")
|
|
|
|
|
|
|
|
#define DRAM0_0_SEG_LEN CONFIG_ESP32_FIXED_STATIC_RAM_SIZE
|
|
|
|
|
|
|
|
#else
|
|
|
|
#define DRAM0_0_SEG_LEN 0x2c200
|
|
|
|
#endif
|
|
|
|
|
2016-08-19 06:28:32 -04:00
|
|
|
MEMORY
|
|
|
|
{
|
|
|
|
/* All these values assume the flash cache is on, and have the blocks this uses subtracted from the length
|
|
|
|
of the various regions. The 'data access port' dram/drom regions map to the same iram/irom regions but
|
|
|
|
are connected to the data port of the CPU and eg allow bytewise access. */
|
2016-09-20 21:04:16 -04:00
|
|
|
|
|
|
|
/* IRAM for PRO cpu. Not sure if happy with this, this is MMU area... */
|
|
|
|
iram0_0_seg (RX) : org = 0x40080000, len = 0x20000
|
|
|
|
|
2019-07-22 10:04:03 -04:00
|
|
|
#ifdef CONFIG_APP_BUILD_USE_FLASH_SECTIONS
|
2017-07-19 03:38:05 -04:00
|
|
|
/* Even though the segment name is iram, it is actually mapped to flash
|
|
|
|
*/
|
2019-09-02 01:45:18 -04:00
|
|
|
iram0_2_seg (RX) : org = 0x400D0020, len = 0x330000-0x20
|
2016-09-20 21:04:16 -04:00
|
|
|
|
2017-07-19 03:38:05 -04:00
|
|
|
/*
|
2019-09-02 01:45:18 -04:00
|
|
|
(0x20 offset above is a convenience for the app binary image generation.
|
|
|
|
Flash cache has 64KB pages. The .bin file which is flashed to the chip
|
|
|
|
has a 0x18 byte file header, and each segment has a 0x08 byte segment
|
|
|
|
header. Setting this offset makes it simple to meet the flash cache MMU's
|
|
|
|
constraint that (paddr % 64KB == vaddr % 64KB).)
|
2017-07-19 03:38:05 -04:00
|
|
|
*/
|
2019-07-22 10:04:03 -04:00
|
|
|
#endif // CONFIG_APP_BUILD_USE_FLASH_SECTIONS
|
2017-07-19 03:38:05 -04:00
|
|
|
|
|
|
|
|
2016-09-20 21:04:16 -04:00
|
|
|
/* Shared data RAM, excluding memory reserved for ROM bss/data/stack.
|
|
|
|
|
|
|
|
Enabling Bluetooth & Trace Memory features in menuconfig will decrease
|
|
|
|
the amount of RAM available.
|
2017-12-22 02:36:12 -05:00
|
|
|
|
|
|
|
Note: Length of this section *should* be 0x50000, and this extra DRAM is available
|
|
|
|
in heap at runtime. However due to static ROM memory usage at this 176KB mark, the
|
|
|
|
additional static memory temporarily cannot be used.
|
2016-09-20 21:04:16 -04:00
|
|
|
*/
|
2021-09-16 03:57:57 -04:00
|
|
|
dram0_0_seg (RW) : org = 0x3FFB0000 + CONFIG_BTDM_RESERVE_DRAM,
|
|
|
|
len = DRAM0_0_SEG_LEN - CONFIG_BTDM_RESERVE_DRAM
|
2016-09-20 21:04:16 -04:00
|
|
|
|
2019-07-22 10:04:03 -04:00
|
|
|
#ifdef CONFIG_APP_BUILD_USE_FLASH_SECTIONS
|
2016-09-20 21:04:16 -04:00
|
|
|
/* Flash mapped constant data */
|
2019-09-02 01:45:18 -04:00
|
|
|
drom0_0_seg (R) : org = 0x3F400020, len = 0x400000-0x20
|
2016-09-12 03:23:15 -04:00
|
|
|
|
2019-09-02 01:45:18 -04:00
|
|
|
/* (See iram0_2_seg for meaning of 0x20 offset in the above.) */
|
2019-07-22 10:04:03 -04:00
|
|
|
#endif // CONFIG_APP_BUILD_USE_FLASH_SECTIONS
|
2017-07-19 03:38:05 -04:00
|
|
|
|
2016-09-12 03:23:15 -04:00
|
|
|
/* RTC fast memory (executable). Persists over deep sleep.
|
|
|
|
*/
|
2021-10-29 09:24:09 -04:00
|
|
|
rtc_iram_seg(RWX) : org = 0x400C0000, len = 0x2000 - ESP_BOOTLOADER_RESERVE_RTC
|
2019-03-25 10:45:57 -04:00
|
|
|
|
2018-03-22 09:39:19 -04:00
|
|
|
/* RTC fast memory (same block as above), viewed from data bus */
|
2019-04-12 16:32:47 -04:00
|
|
|
rtc_data_seg(RW) : org = 0x3ff80000, len = 0x2000 - ESP_BOOTLOADER_RESERVE_RTC
|
2016-09-20 21:04:16 -04:00
|
|
|
|
2016-09-20 21:24:02 -04:00
|
|
|
/* RTC slow memory (data accessible). Persists over deep sleep.
|
|
|
|
|
|
|
|
Start of RTC slow memory is reserved for ULP co-processor code + data, if enabled.
|
|
|
|
*/
|
2019-04-30 06:51:55 -04:00
|
|
|
rtc_slow_seg(RW) : org = 0x50000000 + CONFIG_ESP32_ULP_COPROC_RESERVE_MEM,
|
2020-10-05 05:41:39 -04:00
|
|
|
len = 0x2000 - CONFIG_ESP32_ULP_COPROC_RESERVE_MEM
|
2018-09-14 06:28:18 -04:00
|
|
|
|
2021-08-25 04:06:28 -04:00
|
|
|
/* external memory */
|
2018-09-14 06:28:18 -04:00
|
|
|
extern_ram_seg(RWX) : org = 0x3F800000,
|
|
|
|
len = 0x400000
|
2016-08-19 06:28:32 -04:00
|
|
|
}
|
|
|
|
|
2019-03-25 10:45:57 -04:00
|
|
|
#if defined(CONFIG_ESP32_USE_FIXED_STATIC_RAM_SIZE)
|
|
|
|
/* static data ends at defined address */
|
|
|
|
_static_data_end = 0x3FFB0000 + DRAM0_0_SEG_LEN;
|
|
|
|
#else
|
|
|
|
_static_data_end = _bss_end;
|
|
|
|
#endif
|
|
|
|
|
2016-09-20 21:04:16 -04:00
|
|
|
/* Heap ends at top of dram0_0_seg */
|
2019-04-30 06:51:55 -04:00
|
|
|
_heap_end = 0x40000000 - CONFIG_ESP32_TRACEMEM_RESERVE_DRAM;
|
2018-03-22 09:39:19 -04:00
|
|
|
|
|
|
|
_data_seg_org = ORIGIN(rtc_data_seg);
|
|
|
|
|
2019-03-25 10:45:57 -04:00
|
|
|
/* The lines below define location alias for .rtc.data section based on Kconfig option.
|
|
|
|
When the option is not defined then use slow memory segment
|
|
|
|
else the data will be placed in fast memory segment */
|
2018-03-22 09:39:19 -04:00
|
|
|
#ifndef CONFIG_ESP32_RTCDATA_IN_FAST_MEM
|
|
|
|
REGION_ALIAS("rtc_data_location", rtc_slow_seg );
|
|
|
|
#else
|
|
|
|
REGION_ALIAS("rtc_data_location", rtc_data_seg );
|
|
|
|
#endif
|
2019-07-22 10:04:03 -04:00
|
|
|
|
|
|
|
#ifdef CONFIG_APP_BUILD_USE_FLASH_SECTIONS
|
|
|
|
REGION_ALIAS("default_code_seg", iram0_2_seg);
|
|
|
|
#else
|
|
|
|
REGION_ALIAS("default_code_seg", iram0_0_seg);
|
|
|
|
#endif // CONFIG_APP_BUILD_USE_FLASH_SECTIONS
|
|
|
|
|
|
|
|
#ifdef CONFIG_APP_BUILD_USE_FLASH_SECTIONS
|
|
|
|
REGION_ALIAS("default_rodata_seg", drom0_0_seg);
|
|
|
|
#else
|
|
|
|
REGION_ALIAS("default_rodata_seg", dram0_0_seg);
|
|
|
|
#endif // CONFIG_APP_BUILD_USE_FLASH_SECTIONS
|
2021-03-18 00:01:04 -04:00
|
|
|
|
|
|
|
/**
|
|
|
|
* If rodata default segment is placed in `drom0_0_seg`, then flash's first rodata section must
|
|
|
|
* also be first in the segment.
|
|
|
|
*/
|
|
|
|
#ifdef CONFIG_APP_BUILD_USE_FLASH_SECTIONS
|
|
|
|
ASSERT(_rodata_start == ORIGIN(default_rodata_seg),
|
|
|
|
".flash.appdesc section must be placed at the beginning of the rodata segment.")
|
|
|
|
#endif
|