2021-12-13 23:38:15 -05:00
|
|
|
/*
|
2021-06-07 15:54:09 -04:00
|
|
|
* SPDX-FileCopyrightText: 2015-2022 Espressif Systems (Shanghai) CO LTD
|
2021-12-13 23:38:15 -05:00
|
|
|
*
|
|
|
|
* SPDX-License-Identifier: Apache-2.0
|
|
|
|
*/
|
2019-06-13 12:43:49 -04:00
|
|
|
|
|
|
|
#include <string.h>
|
|
|
|
#include "esp_gdbstub_common.h"
|
2021-12-13 23:38:15 -05:00
|
|
|
#include "esp_cpu.h"
|
2019-06-13 12:43:49 -04:00
|
|
|
#include "soc/soc_memory_layout.h"
|
2020-01-18 21:02:21 -05:00
|
|
|
#include "xtensa/config/specreg.h"
|
2019-06-13 12:43:49 -04:00
|
|
|
#include "sdkconfig.h"
|
2021-06-07 15:54:09 -04:00
|
|
|
#include "esp_ipc_isr.h"
|
|
|
|
#include "esp_private/crosscore_int.h"
|
2019-06-13 12:43:49 -04:00
|
|
|
|
|
|
|
#if !XCHAL_HAVE_WINDOWED
|
|
|
|
#warning "gdbstub_xtensa: revisit the implementation for Call0 ABI"
|
|
|
|
#endif
|
|
|
|
|
2020-04-17 09:36:26 -04:00
|
|
|
extern int _invalid_pc_placeholder;
|
|
|
|
|
2019-06-13 12:43:49 -04:00
|
|
|
static void init_regfile(esp_gdbstub_gdb_regfile_t *dst)
|
|
|
|
{
|
|
|
|
memset(dst, 0, sizeof(*dst));
|
|
|
|
}
|
|
|
|
|
|
|
|
static void update_regfile_common(esp_gdbstub_gdb_regfile_t *dst)
|
|
|
|
{
|
|
|
|
if (dst->a[0] & 0x8000000U) {
|
2020-04-20 04:22:21 -04:00
|
|
|
dst->a[0] = (uint32_t)cpu_ll_pc_to_ptr(dst->a[0]);
|
2019-06-13 12:43:49 -04:00
|
|
|
}
|
|
|
|
if (!esp_stack_ptr_is_sane(dst->a[1])) {
|
|
|
|
dst->a[1] = 0xDEADBEEF;
|
|
|
|
}
|
|
|
|
dst->windowbase = 0;
|
|
|
|
dst->windowstart = 0x1;
|
|
|
|
RSR(CONFIGID0, dst->configid0);
|
|
|
|
RSR(CONFIGID1, dst->configid1);
|
|
|
|
}
|
|
|
|
|
|
|
|
void esp_gdbstub_frame_to_regfile(const esp_gdbstub_frame_t *frame, esp_gdbstub_gdb_regfile_t *dst)
|
|
|
|
{
|
|
|
|
init_regfile(dst);
|
|
|
|
const uint32_t *a_regs = (const uint32_t *) &frame->a0;
|
2020-04-20 04:22:21 -04:00
|
|
|
if (!(esp_ptr_executable(cpu_ll_pc_to_ptr(frame->pc)) && (frame->pc & 0xC0000000U))) {
|
2020-04-17 09:36:26 -04:00
|
|
|
/* Xtensa ABI sets the 2 MSBs of the PC according to the windowed call size
|
|
|
|
* Incase the PC is invalid, GDB will fail to translate addresses to function names
|
|
|
|
* Hence replacing the PC to a placeholder address in case of invalid PC
|
|
|
|
*/
|
|
|
|
dst->pc = (uint32_t)&_invalid_pc_placeholder;
|
|
|
|
} else {
|
2020-04-20 04:22:21 -04:00
|
|
|
dst->pc = (uint32_t)cpu_ll_pc_to_ptr(frame->pc);
|
2020-04-17 09:36:26 -04:00
|
|
|
}
|
2019-06-13 12:43:49 -04:00
|
|
|
|
|
|
|
for (int i = 0; i < 16; i++) {
|
|
|
|
dst->a[i] = a_regs[i];
|
|
|
|
}
|
|
|
|
for (int i = 16; i < 64; i++) {
|
|
|
|
dst->a[i] = 0xDEADBEEF;
|
|
|
|
}
|
|
|
|
|
|
|
|
#if XCHAL_HAVE_LOOPS
|
|
|
|
dst->lbeg = frame->lbeg;
|
|
|
|
dst->lend = frame->lend;
|
|
|
|
dst->lcount = frame->lcount;
|
|
|
|
#endif
|
|
|
|
|
|
|
|
dst->ps = (frame->ps & PS_UM) ? (frame->ps & ~PS_EXCM) : frame->ps;
|
|
|
|
dst->sar = frame->sar;
|
|
|
|
update_regfile_common(dst);
|
|
|
|
}
|
|
|
|
|
|
|
|
#ifdef CONFIG_ESP_GDBSTUB_SUPPORT_TASKS
|
|
|
|
|
|
|
|
static void solicited_frame_to_regfile(const XtSolFrame *frame, esp_gdbstub_gdb_regfile_t *dst)
|
|
|
|
{
|
|
|
|
init_regfile(dst);
|
|
|
|
const uint32_t *a_regs = (const uint32_t *) &frame->a0;
|
2020-04-20 04:22:21 -04:00
|
|
|
if (!(esp_ptr_executable(cpu_ll_pc_to_ptr(frame->pc)) && (frame->pc & 0xC0000000U))) {
|
2020-04-17 09:36:26 -04:00
|
|
|
dst->pc = (uint32_t)&_invalid_pc_placeholder;
|
|
|
|
} else {
|
2020-04-20 04:22:21 -04:00
|
|
|
dst->pc = (uint32_t)cpu_ll_pc_to_ptr(frame->pc);
|
2020-04-17 09:36:26 -04:00
|
|
|
}
|
2019-06-13 12:43:49 -04:00
|
|
|
|
|
|
|
/* only 4 registers saved in the solicited frame */
|
|
|
|
for (int i = 0; i < 4; i++) {
|
|
|
|
dst->a[i] = a_regs[i];
|
|
|
|
}
|
|
|
|
for (int i = 4; i < 64; i++) {
|
|
|
|
dst->a[i] = 0xDEADBEEF;
|
|
|
|
}
|
|
|
|
|
|
|
|
dst->ps = (frame->ps & PS_UM) ? (frame->ps & ~PS_EXCM) : frame->ps;
|
|
|
|
update_regfile_common(dst);
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Represents FreeRTOS TCB structure */
|
|
|
|
typedef struct {
|
|
|
|
uint8_t *top_of_stack;
|
|
|
|
/* Other members aren't needed */
|
|
|
|
} dummy_tcb_t;
|
|
|
|
|
|
|
|
|
|
|
|
void esp_gdbstub_tcb_to_regfile(TaskHandle_t tcb, esp_gdbstub_gdb_regfile_t *dst)
|
|
|
|
{
|
|
|
|
const dummy_tcb_t *dummy_tcb = (const dummy_tcb_t *) tcb;
|
|
|
|
|
|
|
|
const XtExcFrame *frame = (XtExcFrame *) dummy_tcb->top_of_stack;
|
|
|
|
if (frame->exit != 0) {
|
|
|
|
esp_gdbstub_frame_to_regfile(frame, dst);
|
|
|
|
} else {
|
|
|
|
const XtSolFrame *taskFrame = (const XtSolFrame *) dummy_tcb->top_of_stack;
|
|
|
|
solicited_frame_to_regfile(taskFrame, dst);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
#endif // CONFIG_ESP_GDBSTUB_SUPPORT_TASKS
|
|
|
|
|
|
|
|
int esp_gdbstub_get_signal(const esp_gdbstub_frame_t *frame)
|
|
|
|
{
|
|
|
|
const char exccause_to_signal[] = {4, 31, 11, 11, 2, 6, 8, 0, 6, 7, 0, 0, 7, 7, 7, 7};
|
2022-03-11 15:05:32 -05:00
|
|
|
if (frame->exccause >= sizeof(exccause_to_signal)) {
|
2019-06-13 12:43:49 -04:00
|
|
|
return 11;
|
|
|
|
}
|
|
|
|
return (int) exccause_to_signal[frame->exccause];
|
|
|
|
}
|
2021-06-07 15:54:09 -04:00
|
|
|
|
|
|
|
/** @brief Init dport for GDB
|
|
|
|
* Init dport for iterprocessor communications
|
|
|
|
* */
|
|
|
|
void esp_gdbstub_init_dports(void)
|
|
|
|
{
|
|
|
|
}
|
|
|
|
|
|
|
|
#if CONFIG_IDF_TARGET_ARCH_XTENSA && (!CONFIG_FREERTOS_UNICORE) && CONFIG_ESP_SYSTEM_GDBSTUB_RUNTIME
|
|
|
|
static bool stall_started = false;
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/** @brief GDB stall other CPU
|
|
|
|
* GDB stall other CPU
|
|
|
|
* */
|
|
|
|
void esp_gdbstub_stall_other_cpus_start()
|
|
|
|
{
|
|
|
|
#if CONFIG_IDF_TARGET_ARCH_XTENSA && (!CONFIG_FREERTOS_UNICORE) && CONFIG_ESP_SYSTEM_GDBSTUB_RUNTIME
|
|
|
|
if (stall_started == false) {
|
|
|
|
esp_ipc_isr_stall_other_cpu();
|
|
|
|
stall_started = true;
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
}
|
|
|
|
|
|
|
|
/** @brief GDB end stall other CPU
|
|
|
|
* GDB end stall other CPU
|
|
|
|
* */
|
|
|
|
void esp_gdbstub_stall_other_cpus_end()
|
|
|
|
{
|
|
|
|
#if CONFIG_IDF_TARGET_ARCH_XTENSA && (!CONFIG_FREERTOS_UNICORE) && CONFIG_ESP_SYSTEM_GDBSTUB_RUNTIME
|
|
|
|
if (stall_started == true) {
|
|
|
|
esp_ipc_isr_release_other_cpu();
|
|
|
|
stall_started = false;
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
}
|
|
|
|
|
|
|
|
/** @brief GDB clear step
|
|
|
|
* GDB clear step registers
|
|
|
|
* */
|
|
|
|
void esp_gdbstub_clear_step(void)
|
|
|
|
{
|
|
|
|
WSR(ICOUNT, 0);
|
|
|
|
WSR(ICOUNTLEVEL, 0);
|
|
|
|
}
|
|
|
|
|
|
|
|
/** @brief GDB do step
|
|
|
|
* GDB do one step
|
|
|
|
* */
|
|
|
|
void esp_gdbstub_do_step(void)
|
|
|
|
{
|
|
|
|
// We have gdbstub uart interrupt, and if we will call step, with ICOUNTLEVEL=2 or higher, from uart interrupt, the
|
|
|
|
// application will hang because it will try to step uart interrupt. That's why we have to set ICOUNTLEVEL=1
|
|
|
|
// If we will stop by the breakpoint inside interrupt, we will handle this interrupt with ICOUNTLEVEL=ps.intlevel+1
|
|
|
|
|
|
|
|
uint32_t level = s_scratch.regfile.ps;
|
|
|
|
level &= 0x7;
|
|
|
|
level += 1;
|
|
|
|
|
|
|
|
WSR(ICOUNTLEVEL, level);
|
|
|
|
WSR(ICOUNT, -2);
|
|
|
|
}
|
|
|
|
|
|
|
|
/** @brief GDB trigger other CPU
|
|
|
|
* GDB trigger other CPU
|
|
|
|
* */
|
|
|
|
void esp_gdbstub_trigger_cpu(void)
|
|
|
|
{
|
|
|
|
#if !CONFIG_FREERTOS_UNICORE
|
|
|
|
if (0 == cpu_hal_get_core_id()) {
|
|
|
|
esp_crosscore_int_send_gdb_call(1);
|
|
|
|
} else {
|
|
|
|
esp_crosscore_int_send_gdb_call(0);
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
}
|
|
|
|
|
|
|
|
/** @brief GDB set register in frame
|
|
|
|
* Set register in frame with address to value
|
|
|
|
*
|
|
|
|
* */
|
|
|
|
void esp_gdbstub_set_register(esp_gdbstub_frame_t *frame, uint32_t reg_index, uint32_t value)
|
|
|
|
{
|
|
|
|
switch (reg_index) {
|
|
|
|
case 0:
|
|
|
|
frame->pc = value;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
(&frame->a0)[reg_index - 1] = value;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|