2016-10-19 05:08:05 -04:00
|
|
|
// Copyright 2015-2016 Espressif Systems (Shanghai) PTE LTD
|
|
|
|
//
|
|
|
|
// Licensed under the Apache License, Version 2.0 (the "License");
|
|
|
|
// you may not use this file except in compliance with the License.
|
|
|
|
// You may obtain a copy of the License at
|
|
|
|
//
|
|
|
|
// http://www.apache.org/licenses/LICENSE-2.0
|
|
|
|
//
|
|
|
|
// Unless required by applicable law or agreed to in writing, software
|
|
|
|
// distributed under the License is distributed on an "AS IS" BASIS,
|
|
|
|
// WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
|
|
|
|
// See the License for the specific language governing permissions and
|
|
|
|
// limitations under the License.
|
|
|
|
|
|
|
|
#ifndef ESP_SPI_FLASH_CACHE_UTILS_H
|
|
|
|
#define ESP_SPI_FLASH_CACHE_UTILS_H
|
|
|
|
|
|
|
|
/**
|
|
|
|
* This header file contains declarations of cache manipulation functions
|
|
|
|
* used both in flash_ops.c and flash_mmap.c.
|
|
|
|
*
|
|
|
|
* These functions are considered internal and are not designed to be called from applications.
|
|
|
|
*/
|
|
|
|
|
|
|
|
// Init mutex protecting access to spi_flash_* APIs
|
2019-07-16 05:33:30 -04:00
|
|
|
void spi_flash_init_lock(void);
|
2016-10-19 05:08:05 -04:00
|
|
|
|
|
|
|
// Take mutex protecting access to spi_flash_* APIs
|
2019-07-16 05:33:30 -04:00
|
|
|
void spi_flash_op_lock(void);
|
2016-10-19 05:08:05 -04:00
|
|
|
|
|
|
|
// Release said mutex
|
2019-07-16 05:33:30 -04:00
|
|
|
void spi_flash_op_unlock(void);
|
2016-10-19 05:08:05 -04:00
|
|
|
|
|
|
|
// Suspend the scheduler on both CPUs, disable cache.
|
|
|
|
// Contrary to its name this doesn't do anything with interrupts, yet.
|
|
|
|
// Interrupt disabling capability will be added once we implement
|
|
|
|
// interrupt allocation API.
|
2019-07-16 05:33:30 -04:00
|
|
|
void spi_flash_disable_interrupts_caches_and_other_cpu(void);
|
2016-10-19 05:08:05 -04:00
|
|
|
|
|
|
|
// Enable cache, enable interrupts (to be added in future), resume scheduler
|
2019-07-16 05:33:30 -04:00
|
|
|
void spi_flash_enable_interrupts_caches_and_other_cpu(void);
|
2016-10-19 05:08:05 -04:00
|
|
|
|
2016-12-21 18:56:23 -05:00
|
|
|
// Disables non-IRAM interrupt handlers on current CPU and caches on both CPUs.
|
2017-01-10 06:48:47 -05:00
|
|
|
// This function is implied to be called when other CPU is not running or running code from IRAM.
|
2019-07-16 05:33:30 -04:00
|
|
|
void spi_flash_disable_interrupts_caches_and_other_cpu_no_os(void);
|
2016-12-21 18:56:23 -05:00
|
|
|
|
2017-01-06 05:06:43 -05:00
|
|
|
// Enable cache, enable interrupts on current CPU.
|
2017-01-10 06:48:47 -05:00
|
|
|
// This function is implied to be called when other CPU is not running or running code from IRAM.
|
2019-07-16 05:33:30 -04:00
|
|
|
void spi_flash_enable_interrupts_caches_no_os(void);
|
2016-10-19 05:08:05 -04:00
|
|
|
|
2019-03-08 00:30:49 -05:00
|
|
|
// Flushes cache if address range has corresponding valid cache mappings
|
|
|
|
// Recommended to use post flash program operation (erase or write)
|
2017-01-04 23:51:02 -05:00
|
|
|
// Only call this while holding spi_flash_op_lock()
|
2019-03-08 00:30:49 -05:00
|
|
|
// Returns true if cache was flushed, false otherwise
|
|
|
|
bool spi_flash_check_and_flush_cache(uint32_t start_addr, uint32_t length);
|
2017-01-04 23:51:02 -05:00
|
|
|
|
2016-10-19 05:08:05 -04:00
|
|
|
#endif //ESP_SPI_FLASH_CACHE_UTILS_H
|